" />
參數(shù)資料
型號: AD9957BSVZ
廠商: Analog Devices Inc
文件頁數(shù): 56/64頁
文件大?。?/td> 0K
描述: IC DDS 1GSPS 14BIT IQ 100TQFP
產(chǎn)品培訓(xùn)模塊: Direct Digital Synthesis Tutorial Series (1 of 7): Introduction
Direct Digital Synthesizer Tutorial Series (7 of 7): DDS in Action
Direct Digital Synthesis Tutorial Series (3 of 7): Angle to Amplitude Converter
Direct Digital Synthesis Tutorial Series (6 of 7): SINC Envelope Correction
Direct Digital Synthesis Tutorial Series (4 of 7): Digital-to-Analog Converter
Direct Digital Synthesis Tutorial Series (2 of 7): The Accumulator
標(biāo)準(zhǔn)包裝: 1
分辨率(位): 14 b
主 fclk: 1GHz
調(diào)節(jié)字寬(位): 32 b
電源電壓: 1.8V, 3.3V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 100-TQFP 裸露焊盤
供應(yīng)商設(shè)備封裝: 100-TQFP-EP(14x14)
包裝: 托盤
產(chǎn)品目錄頁面: 552 (CN2011-ZH PDF)
配用: AD9957/PCBZ-ND - BOARD EVAL AD9957 QUADRATURE MOD
AD9957
Data Sheet
Rev. C | Page 6 of 64
Parameter
Test Conditions/Comments
Min
Typ
Max
Unit
NOISE SPECTRAL DENSITY (NSD)
Single Tone
fOUT = 20.1 MHz
167
dBm/Hz
fOUT = 98.6 MHz
162
dBm/Hz
fOUT = 201.1 MHz
157
dBm/Hz
fOUT = 397.8 MHz
151
dBm/Hz
TWO-TONE INTERMODULATION DISTORTION (IMD)
I/Q rate = 62.5 MSPS; 16× interpolation
fOUT = 25 MHz
82
dBc
fOUT = 50 MHz
78
dBc
fOUT = 100 MHz
73
dBc
MODULATOR CHARACTERISTICS
Input Data
Error Vector Magnitude
2.5 Msymbols/s, QPSK, 4× oversampled
0.53
%
270.8333 ksymbols/s, GMSK, 32×
oversampled
0.77
%
2.5 Msymbols/s, 256-QAM, 4×
oversampled
0.35
%
WCDMA—FDD (TM1), 3.84 MHz Bandwidth,
5 MHz Channel Spacing
Adjacent Channel Leakage Ratio (ACLR)
IF = 143.88 MHz
78
dBc
Carrier Feedthrough
78
dBc
SERIAL PORT TIMING CHARACTERISTICS
Maximum SCLK Frequency
70
Mbps
Minimum SCLK Pulse Width
Low
4
ns
High
4
ns
Maximum SCLK Rise/Fall Time
2
ns
Minimum Data Setup Time to SCLK
5
ns
Minimum Data Hold Time to SCLK
0
ns
Maximum Data Valid Time in Read Mode
11
ns
I/O_UPDATE/PROFILE<2:0>/RT TIMING CHARACTERISTICS
Minimum Pulse Width
High
1
SYNC_CLK
cycle
Minimum Setup Time to SYNC_CLK
1.75
ns
Minimum Hold Time to SYNC_CLK
0
ns
I/Q INPUT TIMING CHARACTERISTICS
Maximum PDCLK Frequency
250
MHz
Minimum I/Q Data Setup Time to PDCLK
1.75
ns
Minimum I/Q Data Hold Time to PDCLK
0
ns
Minimum TxEnable Setup Time to PDCLK
1.75
ns
Minimum TxEnable Hold Time to PDCLK
0
ns
MISCELLANEOUS TIMING CHARACTERISTICS
Wake-Up Time3
1
Fast Recovery Mode
8
SYSCLK cycles4
Full Sleep Mode
150
μs
Minimum Reset Pulse Width High
5
SYSCLK cycles4
DATA LATENCY (PIPELINE DELAY)
Data Latency Single Tone Mode
Frequency, Phase-to-DAC Output
79
SYSCLK cycles4
相關(guān)PDF資料
PDF描述
AD9956YCPZ IC SYNTHESIZER 1.8V 48LFCSP
S9S08DZ60F1MLH MCU 60K FLASH MASK AUTO 64-LQFP
AD9952YSVZ IC DDS 14BIT DAC 1.8V 48-TQFP
MC9S08DZ96MLF MCU 8BIT 96K FLASH 48-LQFP
AD5933YRSZ IC NTWK ANALYZER 12B 1MSP 16SSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9957BSVZ-REEL 功能描述:IC DDS 1GSPS 14BIT IQ 100TQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 直接數(shù)字合成 (DDS) 系列:- 產(chǎn)品變化通告:Product Discontinuance 27/Oct/2011 標(biāo)準(zhǔn)包裝:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 調(diào)節(jié)字寬(位):32 b 電源電壓:2.97 V ~ 5.5 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:帶卷 (TR)
AD9957BSVZREEL13 制造商:AD 制造商全稱:Analog Devices 功能描述:1 GSPS Quadrature Digital Upconverter w/18-Bit IQ Data Path and 14-Bit DAC
AD9958 制造商:AD 制造商全稱:Analog Devices 功能描述:2-Channel 500 MSPS DDS with 10-Bit DACs
AD9958 PCB 制造商:Analog Devices 功能描述:EVAL BOARD ((NS))
AD9958/PCB 制造商:Analog Devices 功能描述:Evaluation Board For 2-Channel 500 MSPS DDS With 10-Bit DACs 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Analog Devices 功能描述:IC 10-BIT DAC DDS