參數(shù)資料
型號(hào): AD9852/PCBZ
廠商: Analog Devices Inc
文件頁數(shù): 19/52頁
文件大?。?/td> 0K
描述: BOARD EVAL FOR AD9852
設(shè)計(jì)資源: AD9852 Eval Brd BOM
AD9852 Schematic
標(biāo)準(zhǔn)包裝: 1
系列: AgileRF™
類型: 合成器
適用于相關(guān)產(chǎn)品: AD9852
相關(guān)產(chǎn)品: AD9852ASVZ-ND - IC DDS SYNTHESIZER CMOS 80-TQFP
AD9852ASTZ-ND - IC DDS SYNTHESIZER CMOS 80-LQFP
AD9852
Rev. E | Page 26 of 52
Continue chirp by reversing the direction and returning to
the previous or another destination frequency in a linear or
user-directed manner. If this involves reducing the
frequency, a negative 48-bit delta frequency word (the
MSB is set to 1) must be loaded into Register 10 hex to
Register 15 hex. Any decreasing frequency step of the delta
frequency word requires the MSB to be set to logic high.
Continue chirp by immediately returning to the beginning
frequency (F1) in a sawtooth fashion, and then repeating the
previous chirp process. In this case, an automatic repeating
chirp can be set up by using the 32-bit update clock to issue
the CLR ACC1 command at precise time intervals. Adjusting
the timing intervals or changing the delta frequency word
changes the chirp range. It is incumbent upon the user to
balance the chirp duration and frequency resolution to
achieve the proper frequency range.
BPSK (MODE 100)
Binary, biphase, or bipolar phase shift keying is a means to
rapidly select between two preprogrammed 14-bit output phase
offsets. The logic state of BPSK (Pin 29) controls the selection of
Phase Adjust Register 1 or Phase Adjust Register 2. When low,
BPSK selects Phase Adjust Register 1; when high, it selects
Phase Adjust Register 2. Figure 45 illustrates phase changes
made to four cycles of an output carrier.
Basic BPSK Programming Steps
1.
Program a carrier frequency into Frequency Tuning Word 1.
2.
Program the appropriate 14-bit phase words into Phase Adjust
Register 1 and Phase Adjust Register 2.
3.
Attach the BPSK data source to Pin 29.
4.
Activate the I/O update clock when ready.
If higher-order PSK modulation is desired, the user can select
single-tone mode and program Phase Adjust Register 1 using
the serial or high speed parallel programming bus.
BPSK DATA
360
0
PHASE
MODE
FTW1
PHASE ADJUST 1
000 (DEFAULT)
0
PHASE ADJUST 2
100 (BPSK)
F1
270
°
90
°
I/O UD CLK
00634-045
Figure 45. BPSK Mode
相關(guān)PDF資料
PDF描述
X24-009-DK KIT DEV 2.4GHZ 9600BPS W/RPSMA
0622022510 TOOL INSERTION 30POS 3ROWS
TC70V3I32K7680 OSCILLATOR 32.7680 KHZ 1.5V SMD
TC70M3I32K7680 OSCILLATOR 32.7680 KHZ 1.8V SMD
TC70N3I32K7680 OSCILLATOR 32.7680 KHZ 2.5V SMD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9853 制造商:AD 制造商全稱:Analog Devices 功能描述:Programmable Digital OPSK/16-QAM Modulator
AD9853-45PCB 制造商:AD 制造商全稱:Analog Devices 功能描述:Programmable Digital OPSK/16-QAM Modulator
AD9853-65PCB 制造商:AD 制造商全稱:Analog Devices 功能描述:Programmable Digital OPSK/16-QAM Modulator
AD9853AS 制造商:Analog Devices 功能描述: 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD9854 制造商:AD 制造商全稱:Analog Devices 功能描述:CMOS 300 MHz Quadrature Complete-DDS