VDD 5V ±5%
參數(shù)資料
型號: AD7485BSTZ
廠商: Analog Devices Inc
文件頁數(shù): 10/15頁
文件大?。?/td> 0K
描述: IC ADC 14BIT SAR 1MSPS 48-LQFP
標準包裝: 1
位數(shù): 14
采樣率(每秒): 1M
數(shù)據(jù)接口: 串行
轉換器數(shù)目: 1
功率耗散(最大): 80mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應商設備封裝: 48-LQFP(7x7)
包裝: 托盤
輸入數(shù)目和類型: 1 個單端,單極
REV.
AD7485
–3–
Parameter
Specification
Unit
Test Conditions/Comments
POWER REQUIREMENTS
VDD
5V
±5%
VDRIVE
2.7
V min
5.25
V max
IDD
Normal Mode (Static)
mA max
Normal Mode (Operational)
mA max
NAP Mode
0.6
mA max
STANDBY Mode
8
2
A max
0.5
A typ
Power Dissipation
Normal Mode (Operational)
mW max
NAP Mode
3
mW max
STANDBY Mode
8
10
W max
NOTES
1Temperature ranges as follows: –40
°C to +85°C.
2SINAD figures quoted include external analog input circuit noise contribution of approximately 1 dB.
3See Typical Performance Characteristics section for analog input circuits used.
4See Terminology.
5Sample tested @ 25
°C to ensure compliance.
6Current drawn from external reference during conversion.
7I
LOAD = 200
A.
8Digital input levels at GND or V
DRIVE.
Specifications subject to change without notice.
Parameter
Symbol
Min
Typ
Max
Unit
Master Clock Frequency
fMCLK
0.01
25
MHz
MCLK Period
t1
40
100000
ns
Conversion Time
t2
t1
24
ns
CONVST Low Period (Mode 1)2
t3
t1
22
ns
CONVST High Period (Mode 1)2
t4
10
ns
MCLK High Period
t5
0.4
t1
0.6
t1
ns
MCLK Low Period
t6
0.4
t1
0.6
t1
ns
CONVST Falling Edge to MCLK Rising Edge
t7
7ns
MCLK Rising Edge to MSB Valid
t8
15
ns
Data Valid before SCO Falling Edge
t9
10
ns
Data Valid after SCO Falling Edge
t10
20
ns
CONVST Rising Edge to SDO Three-State
t11
6ns
CONVST Low Period (Mode 2)2
t12
10
t1
2ns
CONVST High Period (Mode 2)3
t13
10
ns
CONVST Falling Edge to TFS Falling Edge
t14
10
ns
TFS Falling Edge to MSB Valid
t15
30
ns
TFS Rising Edge to SDO Three-State
t16
8ns
TFS Low Period4
t17
t1
22
ns
TFS High Period4
t18
10
ns
MCLK Fall Time
t19
525
ns
MCLK Rise Time
t20
525
ns
MCLK – SCO Delay
t21
625
ns
NOTES
1All timing specifications given above are with a 25 pF load capacitance. With a load capacitance greater than this value, a digital buffer or latch must be used.
2
CONVST idling high. See Serial Interface section for further details.
3
CONVST idling low. See Serial Interface section for further details.
4
TFS can also be tied low in this mode.
Specifications subject to change without notice.
TIMING CHARACTERISTICS
1 (VDD = 5 V
5%, AGND = DGND = 0 V, VREF = External; all specifications TMIN to TMAX and
valid for VDRIVE = 2.7 V to 5.25 V, unless otherwise noted.)
13
17
85
A
相關PDF資料
PDF描述
AD7490BRU-REEL IC ADC 12BIT 16CH 28-TSSOP T/R
AD7492ARZ-5 IC ADC 12BIT REF/CLOCK 24SOIC
AD7495BRM IC ADC 12BIT SRL LP W/REF 8MSOP
AD75004KP IC DAC 12BIT QUAD W/BUFF 28-PLCC
AD7521LN CONV D/A 12BIT 1MHZ 2LSB 18-DIP
相關代理商/技術參數(shù)
參數(shù)描述
AD7490 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Channel, 1 MSPS, 12-Bit ADC with Sequencer in 28-Lead TSSOP
AD7490_12 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Channel, 1 MSPS, 12-Bit ADC with Sequencer in 28-Lead TSSOP
AD7490BCP 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 12-bit Serial 32-Pin LFCSP EP 制造商:Rochester Electronics LLC 功能描述:12 BIT 16 CHANNEL ADC IC - Bulk 制造商:Analog Devices 功能描述:IC 12-BIT ADC
AD7490BCP-REEL 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 12-bit Serial 32-Pin LFCSP EP T/R
AD7490BCP-REEL7 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 12-bit Serial 32-Pin LFCSP EP T/R