參數(shù)資料
型號: AD1974YSTZ-RL
廠商: Analog Devices Inc
文件頁數(shù): 4/24頁
文件大?。?/td> 0K
描述: IC CODEC 4CH ADC W/PLL 48-LQFP
標準包裝: 2,000
位數(shù): 24
采樣率(每秒): 192k
數(shù)據(jù)接口: 串行,SPI?
轉(zhuǎn)換器數(shù)目: 4
功率耗散(最大): 429mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應商設備封裝: 48-LQFP(7x7)
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 4 個差分,單極
AD1974
Data Sheet
Rev. D | Page 12 of 24
Table 11. Standalone Mode Selection
ADC Clocks
CIN
COUT
CCLK
CLATCH
Slave
0
Master
0
1
0
D0
D8
D22
D23
D9
CLATCH
CCLK
CIN
COUT
tCCH tCCL
tCDS tCDH
tCLS
tCCP
tCLH
tCOTS
tCOD
tCOE
06
61
4-
0
10
Figure 5. Format of the SPI Signal
SERIAL CONTROL PORT
The AD1974 has an SPI control port that permits programming
and reading back of the internal control registers for the ADCs,
DACs, and clock system. A standalone mode is also available
for operation without serial control; standalone is configured at
reset by connecting CIN, CCLK, and CLATCH to ground. In
standalone mode, all registers are set to default, except the internal
MCLK enable, which is set to 1. The ADC, ABCLK, and ALRCLK
clock ports are set to master/slave by the connecting the COUT
pin to either DVDD or ground. Standalone mode only supports
stereo mode with an I2S data format and 256 fS MCLK rate. Refer
to Table 11 for details. If CIN, CCLK, and CLATCH are not
grounded, the AD1974 SPI port is active. It is recommended to
use a weak pull-up resistor on CLATCH in applications that
have a microcontroller. This pull-up resistor ensures that the
AD1939 recognizes the presence of a microcontroller.
The SPI control port of the AD1974 is a 4-wire serial control
port. The format is similar to that of the Motorola SPI format
except that the input data-word is 24 bits wide. The serial bit
clock and latch can be completely asynchronous to the sample
rate of the ADCs. Figure 5 shows the format of the SPI signal.
The first byte is a global address with a read/write bit. For the
AD1974, the address is 0x04, shifted left one bit due to the R/W
bit. The second byte is the AD1974 register address and the
third byte is the data.
POWER SUPPLY AND VOLTAGE REFERENCE
The AD1974 is designed for 3.3 V supplies. Separate power
supply pins (Pin 5, Pin 13, Pin 33, Pin 37, and Pin 38) are pro-
vided for the analog and digital sections. These pins should be
bypassed with 100 nF ceramic chip capacitors, as close to the
pins as possible, to minimize noise pickup. A bulk aluminum
electrolytic capacitor of at least 22 μF should also be placed
on the same PC board as the ADC. For critical applications,
improved performance is obtained with separate supplies for
the analog and digital sections. If this is not possible, it is rec-
ommended that the analog and digital supplies be isolated by
means of a ferrite bead in series with each supply. It is
important that the analog supply be as clean as possible.
All digital inputs are compatible with TTL and CMOS levels.
All outputs are driven from the 3.3 V DVDD supply and are
compatible with TTL and 3.3 V CMOS levels.
The ADC internal voltage reference (VREF) is brought out
on FILTR and should be bypassed as close as possible to the
AD1974 with a parallel combination of 10 μF and 100 nF. Any
external current drawn should be limited to less than 50 μA.
VREF can be disabled in the PLL and Clock Control 1 register
and FILTR can be driven from an external source. The ADC
input gain varies by the inverse ratio.
CM is the internal common-mode reference. It should be
bypassed as close as possible to the AD1974, with a parallel
combination of 47 μF and 100 nF. This voltage can be used to
bias external op amps to the common-mode voltage of the input
and output signal pins. The output current should be limited to
less than 0.5 mA source and 2 mA sink.
SERIAL DATA PORTS—DATA FORMAT
The four ADC channels use a common serial bit clock (ABCLK)
and a left-right framing clock (ALRCLK) in the serial data port.
The clock signals are all synchronous with the sample rate. The
normal stereo serial modes are shown in Figure 11.
The ADC serial data modes default to I2S. The ports can also be
programmed for left justified, right justified, and TDM modes.
The word width is 24 bits by default and can be programmed
for 16 or 20 bits. The ADC serial formats and serial clock polarity
are programmable according to the ADC Control 1 register.
The ADC serial ports are programmable to become the bus
masters according to the ADC Control 2 register. By default,
both ADC serial ports are in the slave mode.
相關PDF資料
PDF描述
AD2S99BP IC OSC SINUSOIDAL 20KHZ 20-PLCC
AD5310BRM IC DAC 10BIT R-R W/BUFF 8-MSOP
AD5341BRUZ IC DAC 12BIT SNGL VOUT 20TSSOP
AD5344BRU IC DAC 12BIT QUAD VOUT 28-TSSOP
AD5348BCPZ IC DAC 12BIT OCTAL VOUT 40LFCSP
相關代理商/技術參數(shù)
參數(shù)描述
AD1980 制造商:AD 制造商全稱:Analog Devices 功能描述:SigmaDSP? 3-Channel, 26-Bit Signal Processing DAC
AD1980JST 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 6DAC 20-Bit 48-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:AC'97 VERSION S.1 CODEC - Bulk
AD1980JST-REEL 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 6DAC 20-Bit 48-Pin LQFP T/R 制造商:Rochester Electronics LLC 功能描述:AC'97 VERSION S.1 CODEC - Tape and Reel
AD1980JSTZ 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 6DAC 20-Bit 48-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:AC'97 VERSION S.1 CODEC - Bulk
AD1980JSTZ-REEL 制造商:Analog Devices 功能描述:Audio Codec 2ADC / 6DAC 20-Bit 48-Pin LQFP T/R