Pin Name (I2
參數(shù)資料
型號: AD1836ACSZ
廠商: Analog Devices Inc
文件頁數(shù): 10/24頁
文件大?。?/td> 0K
描述: IC CODEC 4ADC/6DAC 24 BIT 52MQFP
標(biāo)準(zhǔn)包裝: 1
類型: 通用
數(shù)據(jù)接口: 串行
分辨率(位): 24 b
ADC / DAC 數(shù)量: 4 / 6
三角積分調(diào)變:
S/N 比,標(biāo)準(zhǔn) ADC / DAC (db): 105 / 108
動(dòng)態(tài)范圍,標(biāo)準(zhǔn) ADC / DAC (db): 105 / 108
電壓 - 電源,模擬: 4.75 V ~ 5.25 V
電壓 - 電源,數(shù)字: 4.75 V ~ 5.25 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 52-QFP
供應(yīng)商設(shè)備封裝: 52-MQFP(10x10)
包裝: 托盤
配用: AD1836AZ-DBRD-ND - BOARD EVAL FOR AD1836A
AD1836A
Data Sheet
Rev. A | Page 18 of 24
Table 11. Pin Function Changes in AUX Mode
Pin Name (I2S/AUX Mode)
I2S Mode
AUX Mode
ASDATA1(O)
I2S Data Out, Internal ADC1
TDM Data Out, to SHARC
ASDATA2(O)/DAUXDATA(O)
I2S Data Out, Internal ADC2
AUX—I2S Data Out (to External DAC)
DSDATA1(I)
I2S Data In, Internal DAC1
TDM Data In, from SHARC
DSDATA2(I)/AAUXDATA(I)
I2S Data In, Internal DAC2
AUX—I2S Data In 1 (to External ADC)
DSDATA3(I)/AAUXDATA2(I)
I2S Data In, Internal DAC3
AUX—I2S Data In 2 (to External ADC)
ALRCLK(O)
LRCLK for Internal ADC1, ADC2
TDM Frame Sync Out, to SHARC
ABCLK(O)
BCLK for Internal ADC1, ADC2
TDM BCKL Out, to SHARC
DLRCLK(I)/AUXLRCLK(I/O)
LRCLK In/Out Internal DACs
AUX LRCLK In/Out, Driven by External IRCLK from ADC (in slave mode).
In master mode, driven by internal MCLK/512.
DBCLK(I)/AUXBCLK(I/O)
BCLK In/Out Internal DACs
AUX BCLK In/Out, Driven by External BCLK from ADC (in slave mode).
In master mode, driven by internal MCLK/8.
AUXDATA1
ASDATA2/DAUXDATA
DATA TO EXT DAC
BCLK AND LRCLK FOR
EXT DAC COMES FROM
ADC BCLK, LRCLK.
MUST BE IN I2S MODE.
ADC
SYNC SIGNAL DERIVED FROM AUXLRCLK USED TO
RESET INTERNAL ADC COUNTER
ASDATA1
AUXDATA
I2S FORMATTER
MUX
AUXLRCLK
2 AUX
CHANNELS
6-CH
DAC
6 MAIN
CHANNELS
DAC
SPORT
DSDATA1
DSDATA2
DSDATA3
LRCLK
BCLK
SPORT
SYNC
4 ADCS
AUXBCLK
AUXLRCLK
AUXDATA2
I2S
DECODE
LRCLK
ABCLK
ASDATA1
ALRCLK
ABCLK
ASDATA1
DATA TO SHARC
INDICATES MUX POSITION FOR AUX-TDM MODE
MASTER/SLAVE MODE,
FROM ADC SPI PORT
FROM SHARC
FROM EXT A/D
DSDATA1
DSDATA2/AUXDATA1
DSDATA3/AUXDATA2
DLRCLK/AUXLRCLK
MCLK
TIMING GEN
LRCLK BCLK
DBCLK/AUXBCLK
MUX
AUXBCLK
MUX
I2S
Figure 12. Extended TDM Mode (Internal Flow Diagram)
相關(guān)PDF資料
PDF描述
AD1838AASZ IC CODEC 2ADC/6DAC 24 BIT 52MQFP
AD1851RZ-J IC DAC AUDIO FASTSET 16B 16SOIC
AD1852JRSZRL IC DAC STEREO 24BIT 28-SSOP
AD1853JRSZRL IC DAC STEREO 192KHZ 5V 28SSOP
AD1854JRSZRL IC DAC STEREO 96KHZ 5V 28SSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD1836A-DBRD 制造商:Analog Devices 功能描述:Evaluation Board For Multi-Channel 96 KHz Codec 制造商:Rochester Electronics LLC 功能描述:EVAL BD FOR MULTI CHANNEL 96KHZ CODEC - Bulk 制造商:Analog Devices 功能描述:EVALUATION BOARD ((NS))
AD1836AS 制造商:Rochester Electronics LLC 功能描述:ULTI CHANNEL 96KHZ CODEC - Bulk
AD1836ASRL 制造商:Analog Devices 功能描述:
AD1836AXS 制造商:ADI 功能描述: 制造商:Microsemi Corporation 功能描述:
AD1836AZ-DBRD 功能描述:BOARD EVAL FOR AD1836A RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081