參數(shù)資料
型號(hào): 9601-11
廠商: PEREGRINE SEMICONDUCTOR CORP
元件分類: PLL合成/DDS/VCOs
英文描述: 2200 MHz UltraCMOS⑩ Integer-N PLL for Rad Hard Applications
中文描述: PHASE LOCKED LOOP, CQCC44
封裝: CERAMIC, QFJ-44
文件頁數(shù): 14/14頁
文件大小: 257K
代理商: 9601-11
Product Specification
PE9601
Page 9 of 14
Document No. 70-0025-05
│ www.psemi.com
2005 Peregrine Semiconductor Corp. All rights reserved.
Main Counter Chain
The main counter chain divides the RF input
frequency, Fin, by an integer derived from the user
defined values in the “M” and “A” counters. It is
composed of the 10/11 dual modulus prescaler,
modulus select logic, and 9 bit M counter. Setting
Pre_en “l(fā)ow” enables the 10/11 prescaler. Setting
Pre_en “high” allows Fin to bypass the prescaler and
powers down the prescaler.
The output from the main counter chain, fp, is related
to the VCO frequency, Fin, by the following equation:
fp = Fin / [10 x (M + 1) + A]
(1)
where A
M + 1, M 0
When the loop is locked, Fin is related to the
reference frequency, fr, by the following equation:
Fin = [10 x (M + 1) + A] x (fr / (R+1))
(2)
where A
M + 1, M 0
A consequence of the upper limit on A is that Fin
must be greater than or equal to 90 x (fr / (R+1)) to
obtain contiguous channels. Programming the M
Counter with the minimum value of “1” will result in a
minimum M Counter divide ratio of “2”.
In Direct Interface Mode, main counter inputs M7 and
M8 are internally forced low.
Reference Counter
The reference counter chain divides the reference
frequency, fr, down to the phase detector
comparison frequency, fc.
The output frequency of the 6 bit R Counter is
related to the reference frequency by the following
equation:
fc = fr / (R + 1)
(3)
where R > 0
Note that programming R equal to “0” will pass the
reference frequency, fr, directly to the phase
detector.
In Direct Interface Mode, R Counter inputs R4 and R5
are internally forced low (“0”).
Register Programming
Parallel Interface Mode
Parallel Interface Mode is selected by setting the
Bmode input “l(fā)ow” and the Smode input “l(fā)ow”.
Parallel input data, D[7:0], are latched in a parallel
fashion into one of three, 8-bit primary register
sections on the rising edge of M1_WR, M2_WR, or
A_WR per the mapping shown in Table 7 on page
10. The contents of the primary register are
transferred into a secondary register on the rising
edge of Hop_WR according to the timing diagram
shown in Figure 6. Data are transferred to the
counters as shown in Table 7 on page 10.
The secondary register acts as a buffer to allow
rapid changes to the VCO frequency. This double
buffering for “ping-pong” counter control is
programmed via the FSELP input. When FSELP is
“high”, the primary register contents set the counter
inputs. When FSELP is “l(fā)ow”, the secondary register
contents are utilized.
The FSELP input is synchronized with the loading of
the counters in order to minimize glitches in the
“ping-pong” case. Due to this attribute, applications
using a single register should use the secondary
register (i.e. tie FSELP “l(fā)ow”) to avoid problems with
the prescaler powering up in the disabled state.
Parallel input data, D[7:0], are latched into the
enhancement register on the rising edge of E_WR
according to the timing diagram shown in Figure 6.
This data provides control bits as shown in Table 8
on page 10 with bit functionality enabled by
asserting the Enh input “l(fā)ow”.
Direct Interface Mode
Direct Interface Mode is selected by setting the
Bmode input “high”.
Counter control bits are set directly at the pins as
shown in Table 7. In Direct Interface Mode, main
counter inputs M7 and M8, and R Counter inputs R4
and R5 are internally forced low (“0”)
Serial Interface Mode
Serial Interface Mode is selected by setting the
Bmode input “l(fā)ow” and the Smode input “high”.
While the E_WR input is “l(fā)ow” and the S_WR input
is “l(fā)ow”, serial input data (Sdata input), B0 to B19, are
clocked serially into the primary register on the rising
edge of Sclk, MSB (B0) first. The contents from the
primary register are transferred into the secondary
register on the rising edge of either S_WR or
Hop_WR according to the timing diagram shown in
Figure 6 and Figure 7. Data are transferred to the
counters as shown in Table 7 on page 10.
相關(guān)PDF資料
PDF描述
963-4022-A1A STRAIGHT BOARD STACKING CONNECTOR, SOLDER
963-4022-B1A STRAIGHT BOARD STACKING CONNECTOR, SOLDER
963-4022-C1A STRAIGHT BOARD STACKING CONNECTOR, SOLDER
963-4022-D1A STRAIGHT BOARD STACKING CONNECTOR, SOLDER
963-4022-E1A STRAIGHT BOARD STACKING CONNECTOR, SOLDER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
96011114 制造商:ROSE+BOPLA (Pheonix Meanco) 功能描述:BOX POLY 3.50X3.15X1.85" GREY
96011115 功能描述:BOX PLASTIC GRAY 3.5"L X 3.15"W 制造商:rose bopla 系列:Bocube 零件狀態(tài):有效 容器類型:盒 大小/尺寸:3.504" 長 x 3.150" 寬(89.00mm x 80.00mm) 高度:1.850"(46.99mm) 面積(L x W):11.0"(71cm) 設(shè)計(jì):鉸鏈?zhǔn)介T,蓋 材料:塑料 - 聚碳酸酯 顏色:灰 厚度:- 特性:阻燃,PCB 支撐 等級(jí):IP66,IP67 材料可燃性等級(jí):UL94 V-0 發(fā)貨信息:從 Digi-Key 運(yùn)送 重量:- 標(biāo)準(zhǔn)包裝:1
960111-6202-AR 功能描述:集管和線殼 11P STR SR BDMNT SKT 3.0MM TAIL/7.1MMBODY RoHS:否 產(chǎn)品種類:1.0MM Rectangular Connectors 產(chǎn)品類型:Headers - Pin Strip 系列:DF50 觸點(diǎn)類型:Pin (Male) 節(jié)距:1 mm 位置/觸點(diǎn)數(shù)量:16 排數(shù):1 安裝風(fēng)格:SMD/SMT 安裝角:Right 端接類型:Solder 外殼材料:Liquid Crystal Polymer (LCP) 觸點(diǎn)材料:Brass 觸點(diǎn)電鍍:Gold 制造商:Hirose Connector
960111-6303-AR 功能描述:集管和線殼 11P STR SR BDMNT SKT 3.5MM TAIL/8.5MMBODY RoHS:否 產(chǎn)品種類:1.0MM Rectangular Connectors 產(chǎn)品類型:Headers - Pin Strip 系列:DF50 觸點(diǎn)類型:Pin (Male) 節(jié)距:1 mm 位置/觸點(diǎn)數(shù)量:16 排數(shù):1 安裝風(fēng)格:SMD/SMT 安裝角:Right 端接類型:Solder 外殼材料:Liquid Crystal Polymer (LCP) 觸點(diǎn)材料:Brass 觸點(diǎn)電鍍:Gold 制造商:Hirose Connector
960111-7102-AR 功能描述:集管和線殼 11P SIDE ENT SR SKT RoHS:否 產(chǎn)品種類:1.0MM Rectangular Connectors 產(chǎn)品類型:Headers - Pin Strip 系列:DF50 觸點(diǎn)類型:Pin (Male) 節(jié)距:1 mm 位置/觸點(diǎn)數(shù)量:16 排數(shù):1 安裝風(fēng)格:SMD/SMT 安裝角:Right 端接類型:Solder 外殼材料:Liquid Crystal Polymer (LCP) 觸點(diǎn)材料:Brass 觸點(diǎn)電鍍:Gold 制造商:Hirose Connector