參數(shù)資料
型號(hào): 74ACT715
廠商: Fairchild Semiconductor Corporation
英文描述: 8-Bit LVTTL-GTLP Adjustable-Edge-Rate Registered Transceiver with Split LVTTL Port and Feedback Path 48-TSSOP -40 to 85
中文描述: 可編程視頻同步發(fā)生器
文件頁數(shù): 11/14頁
文件大?。?/td> 127K
代理商: 74ACT715
11
www.fairchildsemi.com
7
Capacitance
(Continued)
FIGURE 5. AC Specifications
Additional Applications Information
POWERING UP
The ACT715 default value for Bit 10 of the Status Register
is 0. This means that when the CLEAR pulse is applied and
the registers are initialized by loading the default values the
CLOCK is disabled. Before operation can begin, Bit 10
must be changed to a 1 to enable CLOCK. If the default
values are needed (no other programming is required) then
Figure 6 illustrates a hardwired solution to facilitate the
enabling of the CLOCK after power-up. Should control sig-
nals be difficult to obtain, Figure 7 illustrates a possible
solution to automatically enable the CLOCK upon power-
up. Use of the ACT715-R eliminates the need for most of
this circuitry. Modifications of the Figure 7 circuit can be
made to obtain the lone CLEAR pulse still needed upon
power-up.
Note that, although during a Vectored Restart none of the
preprogrammed registers are affected, some signals are
affected for the duration of one frame only. These signals
are the Horizontal and Vertical Drive signals. After a Vec-
tored Restart the beginning of these signals will occur at
the first CLK. The end of the signals will occur as pro-
grammed. At the completion of the first frame, the signals
will resume to their programmed start and end time.
PREPROGRAMMING “ON-THE-FLY”
Although the ACT715 and ACT715-R are completely pro-
grammable, certain limitations must be set as to when and
how the parts can be reprogrammed. Care must be taken
when reprogramming any End Time registers to a new
value that is lower than the current value. Should the repro-
gramming occur when the counters are at a count after the
new value but before the old value, then the counters will
continue to count up to 4096 before rolling over.
For this reason one of the following two precautions are
recommended when reprogramming “on-the-fly”. The first
recommendation is to reprogram horizontal values during
the horizontal blank interval only and/or vertical values dur-
ing the vertical blank interval only. Since this would require
delicate timing requirements the second recommendation
may be more appropriate.
The second recommendation is to program a Vectored
Restart as the final step of reprogramming. This will ensure
that all registers are set to the newly programmed values
and that all counters restart at the first CLK position. This
will avoid overrunning the counter end times and will main-
tain the video integrity.
相關(guān)PDF資料
PDF描述
74ACT715-RPC Programmable Video Sync Generator
74ACT715-RSC 8-Bit LVTTL-GTLP Adjustable-Edge-Rate Registered Transceiver with Split LVTTL Port and Feedback Path 48-TVSOP -40 to 85
74ACT715PC Programmable Video Sync Generator
74ACT715SC 8-Bit LVTTL-GTLP Adjustable-Edge-Rate Registered Transceiver with Split LVTTL Port and Feedback Path 48-TSSOP -40 to 85
74ACT715-R Programmable Video Sync Generator
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
74ACT715PC 功能描述:視頻 IC Prog Vid Sync Gen RoHS:否 制造商:Fairchild Semiconductor 工作電源電壓:5 V 電源電流:80 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-28 封裝:Reel
74ACT715PC_Q 功能描述:視頻 IC Prog Vid Sync Gen RoHS:否 制造商:Fairchild Semiconductor 工作電源電壓:5 V 電源電流:80 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-28 封裝:Reel
74ACT715RPC 功能描述:視頻 IC Prog Vid Sync Gen RoHS:否 制造商:Fairchild Semiconductor 工作電源電壓:5 V 電源電流:80 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-28 封裝:Reel
74ACT715RSC 功能描述:視頻 IC Prog Vid Sync Gen RoHS:否 制造商:Fairchild Semiconductor 工作電源電壓:5 V 電源電流:80 mA 最大工作溫度:+ 85 C 封裝 / 箱體:TSSOP-28 封裝:Reel
74ACT715-RSC 功能描述:IC GEN PROG VIDEO SYNC 20-SOIC RoHS:是 類別:集成電路 (IC) >> 線性 - 視頻處理 系列:- 產(chǎn)品變化通告:Product Discontinuation 07/Mar/2011 標(biāo)準(zhǔn)包裝:3,000 系列:OMNITUNE™ 類型:調(diào)諧器 應(yīng)用:移動(dòng)電話,手機(jī),視頻顯示器 安裝類型:表面貼裝 封裝/外殼:65-WFBGA 供應(yīng)商設(shè)備封裝:PG-WFSGA-65 包裝:帶卷 (TR) 其它名稱:SP000365064