參數(shù)資料
型號(hào): XE3005I033TRLF
廠商: Semtech
文件頁(yè)數(shù): 6/37頁(yè)
文件大?。?/td> 0K
描述: IC CODEC LOW PWR 16BIT 20-TSSOP
標(biāo)準(zhǔn)包裝: 1
類型: 音頻編解碼器
數(shù)據(jù)接口: 串行
分辨率(位): 16 b
ADC / DAC 數(shù)量: 1 / 1
三角積分調(diào)變:
S/N 比,標(biāo)準(zhǔn) ADC / DAC (db): 78 / 78
動(dòng)態(tài)范圍,標(biāo)準(zhǔn) ADC / DAC (db): 78 / 78
電壓 - 電源,模擬: 1.8 V ~ 3.6 V
電壓 - 電源,數(shù)字: 1.8 V ~ 3.6 V
工作溫度: -20°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 20-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 20-TSSOP
包裝: 標(biāo)準(zhǔn)包裝
產(chǎn)品目錄頁(yè)面: 585 (CN2011-ZH PDF)
其它名稱: XE3005I033DKR
Semtech 2005
www.semtech.com
14
XE3005/XE3006
SDI Data should be changed on the rising edge of BCLK. The SDI data will be read by the CODEC on the falling edge of
BLCK. SDO data will change on the rising edge of the BCLK. The SDO data should be read on the falling edge of the
BLCK. Each rising edge of the FSYNC indicates the start of a new sample.
3.1.1
LFS Optimization
For transmitting and receiving, 32 clock cycles in one frame are always required (figure 12 and 13). This is even the case
when only 16 bits have to be sent or received. In most cases this can be handled easily with a DSP and microcontroller.
If the user wants to send a minimum of BLCK cycles, it is possible to shorten channel 1 (channel 2 can not be shortened).
In the LFS mode the possibility exists to shorten the number of BLCK cycles to 17 instead of 32. In this case the data is
transmitted and received in channel 2. Channel 1 is shortened to one BLCK cycle only.
Note! This optimization is possible in slave mode only.
The figure 15 shows this special LFS mode.
Figure 15: Audio interface timing in LFS mode, 17 BLCK cycles, channel 2
3.2
REGISTER PROGRAMMING
The control registers define the configuration of the CODEC and define the various modes of operation. During power-up,
all registers will be configured with default values. The control register set consists of 16 registers. A detailed description
is provided chapter 7.
The control registers can be changed in the two following ways:
1.
Logic values at SPI pins during power-up
There are 3 bits inside the registers which are configured depending on the logic values of the pins SS, SCK and MOSI
during the power up startup sequence as described in section 2.1.10
Value at power up
Influenced bits of registers
comments
SS = 1
SS = 0
Register I(0)=0
Register I(0)=1
MCLKDIV division by 1
MCLKDIV division by 2
SCK = 0
SCK = 1
Register J(0)=1
Register J(0)=0
SFS protocol
LFS protocol
MOSI = 0
MOSI = 1
Register E(2) = 0
Register E(2) = 1
preamplifier gain x5
preamplifier gain x20
FSYNC
SDO
SDI
BCLK
msb
lsb
channel 1, no data
channel 2, sample n
n15
n14
n0
n15
n14
n0
-
msb
channel 2, sample n+1
n15
n14
n15
n14
-
channel 1, no data
相關(guān)PDF資料
PDF描述
JBXFD1G05MCSDSR CONN PLUG 5POS STR CABLE CRIMP
SPC5553MVZ132 MCU POWERPC 132MHZ 324-PBGA
JBXFD1G05MCSDSMR CONN PLUG 5POS STRAIGHT CRIMP
MPC5553MVZ132 MCU 1.5MB FLASH 132MHZ 324-PBGA
MPC5553MZQ132 IC MCU MPC5553 REV A 324-PBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XE3005I064TRLF 功能描述:IC CODEC LOW PWR 16BIT 20-UCSP RoHS:是 類別:集成電路 (IC) >> 接口 - 編解碼器 系列:- 標(biāo)準(zhǔn)包裝:2,500 系列:- 類型:立體聲音頻 數(shù)據(jù)接口:串行 分辨率(位):18 b ADC / DAC 數(shù)量:2 / 2 三角積分調(diào)變:是 S/N 比,標(biāo)準(zhǔn) ADC / DAC (db):81.5 / 88 動(dòng)態(tài)范圍,標(biāo)準(zhǔn) ADC / DAC (db):82 / 87.5 電壓 - 電源,模擬:2.6 V ~ 3.3 V 電壓 - 電源,數(shù)字:1.7 V ~ 3.3 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-WFQFN 裸露焊盤(pán) 供應(yīng)商設(shè)備封裝:48-TQFN-EP(7x7) 包裝:帶卷 (TR)
XE3006 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Low-Power Audio CODEC
XE3006I019 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Low-Power Audio CODEC
XE30X 制造商:EnerSys 功能描述:LEAD ACID BATTERY, 12V, 30AH; Battery Size Code:-; Battery Capacity:28Ah; Battery Voltage:12V; Battery Technology:Pure Lead; External Height:125mm; External Width:175mm; External Depth:165.9mm; Weight:10.2kg; Depth:6.63"; Width:6.99";RoHS Compliant: NA
XE3314B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Low-Cost, Embeddable 33,600 BPS Modem Module