參數(shù)資料
型號(hào): XC5210-4PQ160C
廠商: Xilinx Inc
文件頁(yè)數(shù): 46/73頁(yè)
文件大小: 0K
描述: IC FPGA 324 CLB'S 160-PQFP
產(chǎn)品變化通告: XC1700 PROMs,XC5200,HQ,SCD Parts Discontinuation 19/Jul/2010
標(biāo)準(zhǔn)包裝: 24
系列: XC5200
LAB/CLB數(shù): 324
邏輯元件/單元數(shù): 1296
輸入/輸出數(shù): 133
門(mén)數(shù): 16000
電源電壓: 4.75 V ~ 5.25 V
安裝類(lèi)型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 160-BQFP
供應(yīng)商設(shè)備封裝: 160-PQFP(28x28)
其它名稱(chēng): 122-1145
R
XC5200 Series Field Programmable Gate Arrays
7-132
November 5, 1998 (Version 5.2)
XC5200 Boundary Scan (JTAG) Switching Characteristic Guidelines
The following guidelines reflect worst-case values over the recommended operating conditions. They are expressed in units
of nanoseconds and apply to all XC5200 devices unless otherwise noted.
Speed Grade
-6
-5
-4
-3
Description
Symbol
Min
Max
Min
Max
Min
Max
Min
Max
Setup and Hold
Input (TDI) to clock (TCK)
setup time
Input (TDI) to clock (TCK)
hold time
Input (TMS) to clock (TCK)
setup time
Input (TMS) to clock (TCK)
hold time
TTDITCK
TTCKTDI
TTMSTCK
TTCKTMS
30.0
0
15.0
0
30.0
0
15.0
0
30.0
0
15.0
0
30.0
0
15.0
0
Propagation Delay
Clock (TCK) to Pad (TDO)
TTCKPO
30.0
Clock
Clock (TCK) High
Clock (TCK) Low
TTCKH
TTCKL
30.0
FMAX (MHz)
FMAX
10.0
Note 1:
Input pad setup and hold times are specified with respect to the internal clock.
Product Obsolete or Under Obsolescence
相關(guān)PDF資料
PDF描述
XC5204-6PQ160C IC FPGA 120 CLB'S 160-PQFP
ACB66DHAN-S621 EDGECARD 132POS DIP R/A .050 SLD
XC5210-5PQ160C IC FPGA 324 CLB'S 160-PQFP
ACB66DHAD-S621 EDGECARD 132POS DIP R/A .050 SLD
AMM10DREH CONN EDGECARD 20POS .156 EYELET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC5210-4PQ160I 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:Field Programmable Gate Array (FPGA)
XC5210-4PQ208C 制造商:Xilinx 功能描述:
XC5210-4PQ208C0262 制造商:Xilinx 功能描述:
XC5210-4PQ208I 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:Field Programmable Gate Array (FPGA)
XC5210-4PQ240C 制造商:Xilinx 功能描述: