參數(shù)資料
型號: XC4VFX12-12SFG363C
廠商: Xilinx Inc
文件頁數(shù): 32/58頁
文件大?。?/td> 0K
描述: IC FPGA VIRTEX-4 FX 12K 363FCBGA
標(biāo)準(zhǔn)包裝: 90
系列: Virtex®-4 FX
LAB/CLB數(shù): 1368
邏輯元件/單元數(shù): 12312
RAM 位總計(jì): 663552
輸入/輸出數(shù): 240
電源電壓: 1.14 V ~ 1.26 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 363-FBGA,F(xiàn)CBGA
供應(yīng)商設(shè)備封裝: 363-FCBGA(17x17)
配用: HW-V4-ML403-UNI-G-ND - EVALUATION PLATFORM VIRTEX-4
Virtex-4 FPGA Data Sheet: DC and Switching Characteristics
DS302 (v3.7) September 9, 2009
Product Specification
38
Clock Buffers and Networks
DCM and PMCD Switching Characteristics
Table 44: Global Clock Switching Characteristics (Including BUFGCTRL)
Symbol
Description
Speed Grade
Units
-12
-11
-10
TBCCCK_CE / TBCCKC_CE(1)
CE pins Setup/Hold
0.27
0.00
0.31
0.00
0.35
0.00
ns
TBCCCK_S / TBCCKC_S(1)
S pins Setup/Hold
0.27
0.00
0.31
0.00
0.35
0.00
ns
TBCCKO_O
BUFGCTRL delay
0.70
0.77
0.90
ns
Maximum Frequency
FMAX
Global clock tree
500
450
400
MHz
Notes:
1.
TBCCCK_CE and TBCCKC_CE must be satisfied to assure glitch-free operation of the global clock when switching between clocks. These parameters
do not apply to the BUFGMUX_VIRTEX4 primitive that assures glitch-free operation. The other global clock setup and hold times are optional; only
needing to be satisfied if device operation requires simulation matches on a cycle-for-cycle basis when switching between clocks.
Table 45: Operating Frequency Ranges for DCM in Maximum Speed (MS) Mode
Symbol
Description
Speed Grade
Units
-12
-11
-10
Outputs Clocks (Low Frequency Mode)
CLKOUT_FREQ_1X_LF_MS_MIN
CLK0, CLK90, CLK180, CLK270
32
MHz
CLKOUT_FREQ_1X_LF_MS_MAX
150
MHz
CLKOUT_FREQ_2X_LF_MS_MIN
CLK2X, CLK2X180
64
MHz
CLKOUT_FREQ_2X_LF_MS_MAX
300
MHz
CLKOUT_FREQ_DV_LF_MS_MIN
CLKDV
222
MHz
CLKOUT_FREQ_DV_LF_MS_MAX
100
MHz
CLKOUT_FREQ_FX_LF_MS_MIN
CLKFX, CLKFX180
32
MHz
CLKOUT_FREQ_FX_LF_MS_MAX
210
MHz
Input Clocks (Low Frequency Mode)
CLKIN_FREQ_DLL_LF_MS_MIN
CLKIN (using DLL outputs)(1,3,4,5,6)
32
MHz
CLKIN_FREQ_DLL_LF_MS_MAX
150
MHz
CLKIN_FREQ_FX_LF_MS_MIN
CLKIN (using DFS outputs only)(2,3,4)
111
MHz
CLKIN_FREQ_FX_LF_MS_MAX
210
MHz
PSCLK_FREQ_LF_MS_MIN
PSCLK
111
KHz
PSCLK_FREQ_LF_MS_MAX
500
450
400
MHz
Outputs Clocks (High Frequency Mode)
CLKOUT_FREQ_1X_HF_MS_MIN
CLK0, CLK90, CLK180, CLK270
150
MHz
CLKOUT_FREQ_1X_HF_MS_MAX
500
450
400
MHz
CLKOUT_FREQ_2X_HF_MS_MIN
CLK2X, CLK2X180
300
MHz
CLKOUT_FREQ_2X_HF_MS_MAX
500
450
400
MHz
CLKOUT_FREQ_DV_HF_MS_MIN
CLKDV
9.4
MHz
CLKOUT_FREQ_DV_HF_MS_MAX
333
300
267
MHz
相關(guān)PDF資料
PDF描述
XC4VFX12-11SFG363I IC FPGA VIRTEX-4 FX 12K 363FCBGA
HMC60DREN-S13 CONN EDGECARD 120PS .100 EXTEND
HMC60DREH-S13 CONN EDGECARD 120PS .100 EXTEND
ACC50DRST-S273 CONN EDGECARD 100PS DIP .100 SLD
XC6SLX150T-N3FGG676C IC FPGA SPARTAN-6 676FBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC4VFX140 制造商:XILINX 制造商全稱:XILINX 功能描述:DC and Switching Characteristics
XC4VFX140-10FF1152C 制造商:Xilinx 功能描述:
XC4VFX140-10FF1517C 制造商:Xilinx 功能描述:FPGA VIRTEX-4 142128 CELLS 90NM 1.2V 1517FCBGA - Trays
XC4VFX140-10FF1517CES4 制造商:Xilinx 功能描述:
XC4VFX140-10FF1517I 功能描述:IC FPGA VIRTEX-4FX 1517FFBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-4 FX 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計(jì):3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)