參數資料
型號: XC4010E-4PQ208I
廠商: Xilinx Inc
文件頁數: 15/68頁
文件大小: 0K
描述: IC FPGA I-TEMP 5V 4SPD 208-PQFP
產品變化通告: Product Discontinuation 28/Jul/2010
標準包裝: 24
系列: XC4000E/X
LAB/CLB數: 400
邏輯元件/單元數: 950
RAM 位總計: 12800
輸入/輸出數: 160
門數: 10000
電源電壓: 4.5 V ~ 5.5 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 208-BFQFP
供應商設備封裝: 208-PQFP(28x28)
R
XC4000E and XC4000X Series Field Programmable Gate Arrays
6-26
May 14, 1999 (Version 1.6)
or clear on reset and after conguration. Other than the glo-
bal GSR net, no user-controlled set/reset signal is available
to the I/O ip-ops. The choice of set or clear applies to
both the initial state of the ip-op and the response to the
Global Set/Reset pulse. See “Global Set/Reset” on
page 11 for a description of how to use GSR.
JTAG Support
Embedded logic attached to the IOBs contains test struc-
tures compatible with IEEE Standard 1149.1 for boundary
scan testing, permitting easy chip and board-level testing.
More information is provided in “Boundary Scan” on
Three-State Buffers
A pair of 3-state buffers is associated with each CLB in the
array. (See Figure 27 on page 30.) These 3-state buffers
can be used to drive signals onto the nearest horizontal
longlines above and below the CLB. They can therefore be
used to implement multiplexed or bidirectional buses on the
horizontal longlines, saving logic resources. Programmable
pull-up resistors attached to these longlines help to imple-
ment a wide wired-AND function.
The buffer enable is an active-High 3-state (i.e. an
active-Low enable), as shown in Table 13.
Another 3-state buffer with similar access is located near
each I/O block along the right and left edges of the array.
The horizontal longlines driven by the 3-state buffers have
a weak keeper at each end. This circuit prevents undened
oating levels. However, it is overridden by any driver, even
a pull-up resistor.
Special longlines running along the perimeter of the array
can be used to wire-AND signals coming from nearby IOBs
or from internal longlines. These longlines form the wide
edge decoders discussed in “Wide Edge Decoders” on
Three-State Buffer Modes
The 3-state buffers can be congured in three modes:
Standard 3-state buffer
Wired-AND with input on the I pin
Wired OR-AND
Standard 3-State Buffer
All three pins are used. Place the library element BUFT.
Connect the input to the I pin and the output to the O pin.
The T pin is an active-High 3-state (i.e. an active-Low
enable). Tie the T pin to Ground to implement a standard
buffer.
Wired-AND with Input on the I Pin
The buffer can be used as a Wired-AND. Use the WAND1
library symbol, which is essentially an open-drain buffer.
WAND4, WAND8, and WAND16 are also available. See the
XACT Libraries Guide for further information.
The T pin is internally tied to the I pin. Connect the input to
the I pin and the output to the O pin. Connect the outputs of
all the WAND1s together and attach a PULLUP symbol.
Wired OR-AND
The buffer can be congured as a Wired OR-AND. A High
level on either input turns off the output. Use the
WOR2AND library symbol, which is essentially an
open-drain 2-input OR gate. The two input pins are func-
tionally equivalent. Attach the two inputs to the I0 and I1
pins and tie the output to the O pin. Tie the outputs of all the
WOR2ANDs together and attach a PULLUP symbol.
Three-State Buffer Examples
Figure 21 shows how to use the 3-state buffers to imple-
ment a wired-AND function. When all the buffer inputs are
High, the pull-up resistor(s) provide the High output.
Figure 22 shows how to use the 3-state buffers to imple-
ment a multiplexer. The selection is accomplished by the
buffer 3-state signal.
Pay particular attention to the polarity of the T pin when
using these buffers in a design. Active-High 3-state (T) is
identical to an active-Low output enable, as shown in
Table 13: Three-State Buffer Functionality
IN
T
OUT
X1
Z
IN
0
IN
P
U
L
U
P
Z = D
A
q
D
B
q
(D
C
+D
D
) q (D
E
+D
F
)
D
E
D
F
D
C
D
B
D
A
WAND1
WOR2AND
X6465
Figure 21: Open-Drain Buffers Implement a Wired-AND Function
Product Obsolete or Under Obsolescence
相關PDF資料
PDF描述
XC4010E-4PQ160I IC FPGA I-TEMP 5V 4SPD 160-PQFP
ABB108DHLR CONN EDGECARD 216PS .050 DIP SLD
XC4010E-4PG191I IC FPGA I-TEMP 5V 4SPD 191-CPGA
AMC36DRYI-S13 CONN EDGECARD 72POS .100 EXTEND
XC4010E-4PC84I IC FPGA I-TEMP 5V 4SPD 84-PLCC
相關代理商/技術參數
參數描述
XC4010L-5PC84C 功能描述:IC 3.3V FPGA 400 CLB'S 84-PLCC RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:XC4000 標準包裝:24 系列:ECP2 LAB/CLB數:1500 邏輯元件/單元數:12000 RAM 位總計:226304 輸入/輸出數:131 門數:- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:208-BFQFP 供應商設備封裝:208-PQFP(28x28)
XC4010L-5PC84I 制造商:Xilinx 功能描述:
XC4010L-5PQ208I 制造商:Xilinx 功能描述:
XC4010L5TQ176C 制造商:Xilinx 功能描述:
XC4010PQ208CKJ 制造商:XIL 功能描述:4010 XILINX S7I5A