參數(shù)資料
型號(hào): THS8083APZPG4
廠商: TEXAS INSTRUMENTS INC
元件分類: 消費(fèi)家電
英文描述: SPECIALTY CONSUMER CIRCUIT, PQFP100
封裝: GREEN, PLASTIC, HTQFP-100
文件頁(yè)數(shù): 13/63頁(yè)
文件大?。?/td> 320K
代理商: THS8083APZPG4
37
Phase-
Frequency
Detector
HS
Programmable
Divider
MUX
I
N
V
POL
PROG.
LOOP
FILTER
PFD_FREEZE
LOCK
12
to ADC
MUX
ADCCLK1
(see NOTE)
ADCCLK2
DTOCLK3
DTO
EXT_ADCCLK
Phase
Selector
INV2
1
HS_POL
TERM_CNT
PHASESEL
SEL_ADCCLK
DIV3
1
INV3
1
D
I
V
2
DIV2
1
PLLCLK
GAIN_N
3
33
GAIN_P
NOM_INC
SELCLK
DTO_DIS
I
N
V
D
I
V
2
1
Noise
Gate
1
HS_MS
HS_WIDTH
3 P
5
1
DISABLE_
DIV
3
Lock
Detection
Hysteresis
LD_THRESH
8
VCOCLK
(From Analog PLL)
NOTE: ADCCLK1 is used by the output formatter to generate the DATACLK1 output.
1
DHS_MODE
8
Compensated in Output
Formatter for Pipeline
Data Delay. Then Output
on Terminal DHS With
Polarity Determined by
<DHS_POL>.
PFD
Figure 36. Digital PLL
The device provides three clock outputs. One output signal, DATACLK1, is derived from the ADC clock output. It is
actually equal to the sampling clock, but compensated in phase so that its rising edge always corresponds to the
center valid region of the output data. Output data timing (setup/hold) is specified with respect to this rising edge.
Therefore, DATACLK1 is typically used for clocking the THS8083A’s output data. The frequency of DATACLK1 is
either equal to, or one half the sampling clock, depending on the operation mode of the output formatter. When the
THS8083A is clocked with an external sampling clock, this external clock is used as the source to generate
DATACLK1 in the output formatter.
The second clock output, ADCCLK2, is equal to the ADC sampling clock, but can optionally be divided by 2 and
inverted.
The third clock output, DTOCLK3, is always derived from the PLL output clock, irrespective of the use of an external
sampling clock on EXT_ADCCLK. So, when operating with an external sampling clock, the DTOCLK3 output can be
used to generate a second, possibly asynchronous, clock signal in either open or closed loop operation locked to a
reference HS input. Also, DTOCLK3 can be optionally divided by 2 and inverted.
The divide and invert functions are implemented to enable a two-part master/slave operation in case sampling speeds
higher than 80 MSPS are required. In this case, the master uses its PLL to generate a line-locked clock, and its inverse
is used by the second slave device as an external sampling clock.
相關(guān)PDF資料
PDF描述
THS8083CPZP SPECIALTY CONSUMER CIRCUIT, PQFP100
THS8133ACPHP PARALLEL, WORD INPUT LOADING, 0.005 us SETTLING TIME, 10-BIT DAC, PQFP48
THS8133BCPHP PARALLEL, WORD INPUT LOADING, 0.005 us SETTLING TIME, 10-BIT DAC, PQFP48
THS8133BCPHPG4 PARALLEL, WORD INPUT LOADING, 0.005 us SETTLING TIME, 10-BIT DAC, PQFP48
THS8133CPHP PARALLEL, WORD INPUT LOADING, 0.005 us SETTLING TIME, 10-BIT DAC, PQFP48
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
THS8083CPZP 制造商:Rochester Electronics LLC 功能描述:- Bulk
THS8083EVM 制造商:Texas Instruments 功能描述:THS8083EVM - Bulk
THS8083T 制造商:TI 制造商全稱:Texas Instruments 功能描述:Triple 8-Bit, 80 MSPS, 3.3-V Video and Graphics Digitizer With Digital PLL
THS8-10R-D 制造商:Thomas & Betts 功能描述:CATAMOUNT CABLE TIES
THS8133 制造商:TI 制造商全稱:Texas Instruments 功能描述:TRIPLE 10-BIT, 80 MSPS VIDEO D/A CONVERTER WITH TRI-LEVEL SYNC GENERATION WITH TRI-LEVEL SYNC GENERATION