參數(shù)資料
型號(hào): PCK2023DGG
廠商: NXP SEMICONDUCTORS
元件分類: XO, clock
英文描述: CK408 66/100/133/200 MHz spread spectrum differential system clock generator
中文描述: 200 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO56
封裝: 6.10 MM, PLASTIC, MO-153, SOT-364-1, TSSOP-56
文件頁(yè)數(shù): 5/30頁(yè)
文件大?。?/td> 177K
代理商: PCK2023DGG
Philips Semiconductors
Product data
PCK2023
CK408 (66/100/133/200 MHz) spread
spectrum differential system clock generator
2001 Sep 07
5
FREQUENCY SELECT/FUNCTION TABLE
S2
S1
S0
CPU
3V66
66BUFF/
3V66
66 In
66In/
3V66_5
66 input
PCIF/PCI
REF 0
USB/DOT
3V66_1/
VCH
66/48 MHz
1
0
0
66 MHz
66 MHz
66 In/2
14.318 MHz
48 MHz
1
0
1
100 MHz
66 MHz
66 In
66 input
66 In/2
14.318 MHz
48 MHz
66/48 MHz
1
1
0
200 MHz
66 MHz
66 In
66 input
66 In/2
14.318 MHz
48 MHz
66/48 MHz
1
1
1
133 MHz
66 MHz
66 In
66 input
66 In/2
14.318 MHz
48 MHz
66/48 MHz
0
0
0
66 MHz
66 MHz
66 MHz
66 MHz
33 MHz
14.318 MHz
48 MHz
66/48 MHz
0
0
1
100 MHz
66 MHz
66 MHz
66 MHz
33 MHz
14.318 MHz
48 MHz
66/48 MHz
0
1
0
200 MHz
66 MHz
66 MHz
66 MHz
33 MHz
14.318 MHz
48 MHz
66/48 MHz
0
1
1
133 MHz
66 MHz
66 MHz
66 MHz
33 MHz
14.318 MHz
48 MHz
66/48 MHz
Mid
0
0
Low
Hi Z
Hi Z
Hi Z
Hi Z
Hi Z
Hi Z
Hi-Z
Mid
NOTE:
1. Mid is defined as a voltage level between 1.0 V and 1.8 V for 3 level input functionality. Low is below 0.8 V. High is above 2.0 V.
2. 3V66_1/VCH output frequency is set by the I
2
C.
3. Frequency of the 48 MHz outputs must be +167 ppm to match USB default.
4. Rref output min = 14.316 MHz, nominal = 14.31818, max = 14.32 MHz.
5. Tclk is a test clock over-driven on the XTAL_In input during test mode.
0
1
Tclk/2
Tclk/4
Tclk/4
Tclk/4
Tclk/8
Tclk
Tclk/2
Tclk/4
POWER DOWN MODE
PWRDWN
CPU
CPU
3V66
66BUFF/
3V66
Normal
66In/
3V66_5
Normal
PCIF/PCI
REF 0
USB/DOT
3V66_1/
VCH
Normal
1
Normal
Normal
Normal
Normal
Normal
Normal
0
I
ref
*2
Float
Low
Low
Low
Low
Low
Low
Low
HOST SWING SELECT FUNCTIONS – CK408
MULT 0
BOARD
IMPEDANCE
50
I
ref
I
OH
V
OH
@ 50 W
0
R
ref
= 221.1%
I
ref
= 5.00 mA
R
ref
= 475.1%
I
ref
= 2.32 mA
I
OH
= 4*I
ref
1.0 V
1
50
I
OH
= 6*I
ref
0.7 V
CONDITIONS
CONFIGURATION
LOAD
MIN.
MAX.
I
OUT
V
DD
= 3.3 V
All combinations,
see Table above
All combinations,
see Table above
Nominal test load for given configuration
–7% of I
See Table above
–12% of I
See Table above
+7% of I
See Table above
+12% of I
See Table above
I
OUT
V
DD
= 3.3 V
±
5%
Nominal test load for given configuration
相關(guān)PDF資料
PDF描述
PCK2023DL CK408 66/100/133/200 MHz spread spectrum differential system clock generator
PCK2023 H TYPE TAP
PCK2057 H TYPE TAP
PCK2057DGG 70 - 190 MHz I2C differential 1:10 clock driver
PCK2509SLDH 50-150 MHz 1:9 SDRAM clock driver
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PCK2023DGG,512 制造商:NXP Semiconductors 功能描述:PLL Clock Synthesizer Dual Up to 200MHz 56-Pin TSSOP Tube Tube
PCK2023DL 功能描述:鎖相環(huán) - PLL WIT -CHG 112 TO 512 PCK METHOD RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
PCK2023DL,512 功能描述:鎖相環(huán) - PLL WIT -CHG 112 TO 512 RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
PCK2023DL,518 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 WIT -CHG 112 TO 512 RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
PCK2023DL-T 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 WIT -CHG 112 TO 512 PCK METHOD RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56