參數(shù)資料
型號: MPC92474AC
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時鐘產(chǎn)生/分配
英文描述: 700 MHz, OTHER CLOCK GENERATOR, PQFP48
封裝: LEAD FREE, LQFP-48
文件頁數(shù): 11/12頁
文件大?。?/td> 814K
代理商: MPC92474AC
Advanced Clock Drivers Devices
8
Freescale Semiconductor
MPC92474
PREL
IM
IN
AR
Y
S_LOAD pin after the shift register is fully loaded will transfer
the divide values into the counters. The HIGH-to-LOW
transition on the S_LOAD input will latch the new divide
values into the counters. Figure 3 illustrates the timing
diagram for both a parallel and a serial load of the MPC92474
synthesizer. M[8:0], NA[2:0] and NB[2:0] are normally
specified once at power-up through the parallel interface, and
then possibly again through the serial interface. This
approach allows the application to come up at one frequency
and then change or fine-tune the clock as the ability to control
the serial interface becomes available.
Using the Test and Diagnosis Output TEST
The TEST output provides visibility for one of the several
internal nodes as determined by the T[1:0] bits in the serial
configuration stream. It is not configurable through the
parallel interface. Although it is possible to select the node
that represents FOUT, the CMOS output is not able to toggle
fast enough for higher output frequencies and should only be
used for test and diagnosis. The T1 and T0 control bits are
preset to ‘00' when P_LOAD is LOW so that the PECL FOUT
outputs are as jitter-free as possible. Any active signal on the
TEST output pin will have detrimental affects on the jitter of
the PECL output pair. In normal operations, jitter
specifications are only guaranteed if the TEST output is
static. The serial configuration port can be used to select one
of the alternate functions for this pin. Most of the signals
available on the TEST output pin are useful only for
performance verification of the MPC92474 itself.
Figure 3. Serial Interface Timing Diagram
Table 8. Test and Debug Configuration for TEST
T[1:0]
TEST Output
T1
T0
0
Logic 0
0
1
S Data Shift Register Output
1
0
M Counter out
1
LVCMOS FOUTA0
S_CLOCK
S_DATA
S_LOAD
M[8:0]
N[1:0]
P_LOAD
NB11 NB0 NA2 NA1 NA0 M8
M7
M6
M5
M4
M3
M2 M1
M0
M, N
First
Bit
Last
Bit
T0
T1
NB2
SS1
SS2
SS0
SS3
MPC92474
LVPECL Clock Synthesizer w/Spread Spectrum
NETCOM
IDT LVPECL Clock Synthesizer w/Spread Spectrum
Freescale Timing Solutions Organization has been acquired by Integrated Device Technology, Inc
MPC92474
8
相關(guān)PDF資料
PDF描述
MPC930FAR2 140 MHz, PROC SPECIFIC CLOCK GENERATOR, PQFP32
MPC930FAR2 140 MHz, PROC SPECIFIC CLOCK GENERATOR, PQFP32
MPC9330FA 120 MHz, OTHER CLOCK GENERATOR, PQFP32
MPC9330ACR2 120 MHz, OTHER CLOCK GENERATOR, PQFP32
MPC9352FAR2 9352 SERIES, PLL BASED CLOCK DRIVER, 11 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MPC9259 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:900 MHz LOW VOLTAGE LVDS CLOCK SYNTHESIZER
MPC9259D 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:900 MHz LOW VOLTAGE LVDS CLOCK SYNTHESIZER
MPC9259FA 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:900 MHz LOW VOLTAGE LVDS CLOCK SYNTHESIZER
MPC926508SD 功能描述:IC NETWORKING CLK SOURCE 20-SSOP RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MPC930 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:LOW VOLTAGE PLL CLOCK DRIVER