• <ins id="wy8fg"><ul id="wy8fg"></ul></ins>
    <ins id="wy8fg"></ins>
  • <nobr id="wy8fg"><noframes id="wy8fg">
            
    
    
    參數(shù)資料
    型號: MPC8313ZQAFF
    廠商: Freescale Semiconductor
    文件頁數(shù): 11/99頁
    文件大小: 0K
    描述: IC MPU POWERQUICC II PRO 516PBGA
    標(biāo)準包裝: 40
    系列: MPC83xx
    處理器類型: 32-位 MPC83xx PowerQUICC II Pro
    速度: 333MHz
    電壓: 0.95 V ~ 1.05 V
    安裝類型: 表面貼裝
    封裝/外殼: 516-BBGA 裸露焊盤
    供應(yīng)商設(shè)備封裝: 516-PBGAPGE(27x27)
    包裝: 托盤
    配用: MPC8313E-RDB-ND - BOARD PROCESSOR
    MPC8313E PowerQUICC II Pro Processor Hardware Specifications, Rev. 4
    Freescale Semiconductor
    19
    Table 21. DDR and DDR2 SDRAM Output AC Timing Specifications for Silicon Rev 2.x or Later
    Parameter
    Symbol1
    Min
    Max
    Unit
    Note
    MCK[n] cycle time, MCK[n]/MCK[n] crossing
    tMCK
    610
    ns
    2
    ADDR/CMD output setup with respect to MCK
    tDDKHAS
    ns
    3
    333 MHz
    2.1
    266 MHz
    2.5
    ADDR/CMD output hold with respect to MCK
    tDDKHAX
    ns
    3
    333 MHz
    2.0
    266 MHz
    2.7
    MCS[n] output setup with respect to MCK
    tDDKHCS
    ns
    3
    333 MHz
    2.1
    266 MHz
    3.15
    MCS[n] output hold with respect to MCK
    tDDKHCX
    ns
    3
    333 MHz
    2.0
    266 MHz
    2.7
    MCK to MDQS Skew
    tDDKHMH
    –0.6
    0.6
    ns
    4
    MDQ//MDM output setup with respect to
    MDQS
    tDDKHDS,
    tDDKLDS
    ps
    5
    333 MHz
    800
    266 MHz
    900
    MDQ//MDM output hold with respect to MDQS
    tDDKHDX,
    tDDKLDX
    ps
    5
    333 MHz
    750
    266 MHz
    1000
    MDQS preamble start
    tDDKHMP
    –0.5
    t
    MCK – 0.6
    –0.5
    t
    MCK + 0.6
    ns
    6
    MDQS epilogue end
    tDDKHME
    –0.6
    0.6
    ns
    6
    Notes:
    1. The symbols used for timing specifications follow the pattern of t(first two letters of functional block)(signal)(state)(reference)(state) for
    inputs and t(first two letters of functional block)(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing
    (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example,
    tDDKHAS symbolizes DDR timing (DD) for the time tMCK memory clock reference (K) goes from the high (H) state until outputs
    (A) are setup (S) or output valid time. Also, tDDKLDX symbolizes DDR timing (DD) for the time tMCK memory clock reference
    (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
    2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
    3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS.
    4. Note that tDDKHMH follows the symbol conventions described in note 1. For example, tDDKHMH describes the DDR timing
    (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). tDDKHMH can be modified through
    control of the DQSS override bits in the TIMING_CFG_2 register. This is typically set to the same delay as the clock adjust
    in the CLK_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the
    same adjustment value. See the MPC8313E PowerQUICC II Pro Integrated Processor Family Reference Manual, for a
    description and understanding of the timing modifications enabled by use of these bits.
    5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC
    (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor.
    6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that tDDKHMP follows the
    symbol conventions described in note 1.
    相關(guān)PDF資料
    PDF描述
    1-1734798-1 CONN HOUSING FPC 11POS R/A SMD
    MPC8313ZQADD IC MPU POWERQUICC II PRO 516PBGA
    3-1734592-1 CONN FPC 31POS .5MM RT ANG SMD
    346-012-526-804 CARDEDGE 12POS DUAL .125 GREEN
    346-012-526-802 CARDEDGE 12POS DUAL .125 GREEN
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    MPC8313ZQAFFA 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:PowerQUICC? II Pro Processor Hardware Specifications
    MPC8313ZQAFFB 功能描述:微處理器 - MPU REV2.1 W/OENCR RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8313ZQAFFC 功能描述:微處理器 - MPU 8313 REV2.2 PB NO ENC RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8313ZQAGDC 功能描述:微處理器 - MPU 8313 REV2.2 PB NO ENC RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MPC8313ZQGDD 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:PowerQUICC? II Pro Processor Hardware Specifications