參數(shù)資料
型號: MK2049-01SILF
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時鐘產(chǎn)生/分配
英文描述: 44.736 MHz, OTHER CLOCK GENERATOR, PDSO20
封裝: 0.300 INCH, SOIC-20
文件頁數(shù): 6/10頁
文件大小: 125K
代理商: MK2049-01SILF
MK2049-01
Communications Clock PLL
MDS 2049-01 K
5
Revision 091801
Integrated Circuit Systems, Inc. 525 Race Street San Jose CA 95126 (408)295-9800tel www.icst.com
PC Board Layout
=connect to VDD
=connect to GND
V
G
1
16
2
3
4
15
14
13
5
6
8
12
11
10
9
18
20
cap
resist.
cap
G
V
17
V
cap
resist.
cap
LAYOUT AND EXTERNAL COMPONENTS
A proper board layout is critical to the successful use of the MK2049. In particular, the CAP1 and CAP2 pins are very
sensitive to noise and leakage (CAP2 at pin 18 is the most sensitive). Traces must be as short as possible and the two
capacitors and resistor must be mounted next to the device as shown below. The capacitor shown between pins 15
and 17, and the one between pins 5 and 7 are the power supply decoupling capacitors. The high frequency output
clocks on pins 8 and 9 should have a series termination of 33
connected close to the pin. Additional improvements
will come from keeping all components on the same side of the board, minimizing vias through other signal layers, and
routing other signals away from the MK2049.
You may also refer to MAN05 for additional suggestions on layout of
the crystal section.
The crystal traces should include pads for small capacitors from X1 and X2 to ground; these are used to adjust the
stray capacitance of the board to match the crystal load capacitance. The typical telecom reference frequency is
accurate to much less than 1 ppm, so the MK2049 may lock and run properly even if the board capacitance is not
adjusted with these fixed capacitors. However, ICS MicroClock recommends that the adjustment capacitors be
included to minimize the effects of variation in individual crystals, temperature, and aging. The value of these
capacitors (typically 0-4 pF) is determined once for a given board layout, using the procedure described later in this
section, titled “Determining the Crystal Frequency Adjustment Capacitors”.
The MK2049-01 requires a minimum number of external components for proper operation. Decoupling capacitors of
0.01F must be connected between VDD and GND pins close to the chip (especially pins 4 and 7, 15 and 17), and
33
series terminating resistors should be used on clock outputs with traces longer than 1 inch (assuming 50
traces). The loop filter components should be connected as close to the chip as possible. Refer to the next section
for more information.
Figure 1. MK2049-01 Layout Example
7
cap
G
Optional;
see text
Cutout in ground and power plane.
Route all traces away from this area.
19
相關(guān)PDF資料
PDF描述
MK2049-01SILF 44.736 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2049-36SILF 155.52 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2049-44SILFTR 51.84 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2049-44SILF 51.84 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2049-44SITR 51.84 MHz, OTHER CLOCK GENERATOR, PDSO20
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MK2049-01SITR 制造商:ICS 制造商全稱:ICS 功能描述:Communications Clock PLL
MK2049-01STR 制造商:Integrated Device Technology Inc 功能描述:PLL CLOCK SYNTHESIZER SGL 20SOIC - Tape and Reel
MK2049-02 制造商:ICS 制造商全稱:ICS 功能描述:Communications Clock PLLs
MK2049-02S 制造商:ICS 制造商全稱:ICS 功能描述:Communications Clock PLLs
MK2049-02SI 制造商:ICS 制造商全稱:ICS 功能描述:Communications Clock PLLs