參數資料
型號: MC68HC11A0CFN2
廠商: MOTOROLA INC
元件分類: 微控制器/微處理器
英文描述: HCMOS Single-Chip Microcontroller
中文描述: 8-BIT, 2 MHz, MICROCONTROLLER, PQCC52
封裝: PLASTIC, LCC-52
文件頁數: 54/158頁
文件大?。?/td> 776K
代理商: MC68HC11A0CFN2
MOTOROLA
5-10
SERIAL COMMUNICATIONS INTERFACE
MC68HC11A8
TECHNICAL DATA
5
5.8.4 Serial Communications Status Register (SCSR)
The serial communications status register (SCSR) provides inputs to the interrupt logic
circuits for generation of the SCI system interrupt.
TDRE — Transmit Data Register Empty
The transmit data register empty bit is set to indicate that the content of the serial com-
munications data register have been transferred to the transmit serial shift register.
This bit is cleared by reading the SCSR (with TDRE = 1) followed by a write to the
SCDR.
TC — Transmit Complete
The transmit complete bit is set at the end of a data frame, preamble, or break condi-
tion if:
1. TE = 1, TDRE = 1, and no pending data, preamble, or break is to be transmitted;
or
2. TE = 0, and the data, preamble, or break in the transmit shift register has been
transmitted.
The TC bit is a status flag which indicates that one of the above conditions have oc-
curred.
The TC bit is cleared by reading the SCSR (with TC set) followed by a write to the
SCDR.
RDRF — Receive Data Register Full
The receive data register full bit s set when the receiver serial shift register s transferred to
the SCDR. The RDRF bit is cleared when the SCSR is read (with RDRF set) followed by a
read of the SCDR.
IDLE — Idle Line Detect
The dle ine detect bit, when set, ndicates the receiver has detected an dle ine. The IDLE
bit s cleared by reading the SCSR with IDLE set followed by reading SCDR. Once the IDLE
status flag is cleared, it will not be set again until after the RxD line has been active and be-
comes idle again.
OR — Overrun Error
The overrun error bit s set when he next byte s ready o be ransferred rom he receive shift
register to the SCDR which is already full (RDRF bit is set). When an overrun error occurs,
the data which caused he overrun s ost and he data which was already n SCDR s not dis-
turbed. The OR is cleared when the SCSR is read (with OR set), followed by a read of the
SCDR.
7
6
5
4
3
2
1
0
0
0
$
1
02E
RESET
TDRE
1
TC
1
RDRF
0
IDLE
0
OR
0
NF
0
FE
0
SCSR
相關PDF資料
PDF描述
MC68HC11A8MCFN2 HCMOS Single-Chip Microcontroller
MC68HC11A8BCFN2 HCMOS Single-Chip Microcontroller
MC68HC11A8BCFU2 HCMOS Single-Chip Microcontroller
MC68HC11A8BCP2 HCMOS Single-Chip Microcontroller
MC68HC11A8BMP2 HCMOS Single-Chip Microcontroller
相關代理商/技術參數
參數描述
MC68HC11A0CFN3 制造商:Motorola Inc 功能描述: 制造商:MOTOROLA 功能描述:
MC68HC11A0CFN3R2 制造商:Rochester Electronics LLC 功能描述:
MC68HC11A0CFN4 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:ROM-based high-performance microcontrollers
MC68HC11A0CFNE3 功能描述:8位微控制器 -MCU 8B MCU 768RAM A/D 3MH RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數據總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數據 RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
MC68HC11A0CFNE3 制造商:Freescale Semiconductor 功能描述:8-Bit Microcontroller IC