參數(shù)資料
型號: MC68HC11A0CFN2
廠商: MOTOROLA INC
元件分類: 微控制器/微處理器
英文描述: HCMOS Single-Chip Microcontroller
中文描述: 8-BIT, 2 MHz, MICROCONTROLLER, PQCC52
封裝: PLASTIC, LCC-52
文件頁數(shù): 43/158頁
文件大小: 776K
代理商: MC68HC11A0CFN2
MC68HC11A8
TECHNICAL DATA
PARALLEL I/O
MOTOROLA
4-5
4
STAF — Strobe A Interrupt Status Flag
This bit is set when a selected edge occurs on strobe A. Clearing it depends on the
state of HNDS and OIN bits. In simple strobed mode or in full input handshake mode,
STAF is cleared by reading the PIOC register with STAF set followed by reading the
PORTCL register. In output handshake, STAF is cleared by reading the PIOC register
with STAF set followed by writing to the PORTCL register.
STAI — Strobe A Interrupt Enable Mask
When the I bit in the condition code register is clear and STAI is set, STAF (when set)
will request an interrupt.
CWOM — Port C Wire-OR Mode
CWOM affects all eight port C pins together
0 = Port C outputs are normal CMOS outputs
1 = Port C outputs act as open-drain outputs
HNDS — Handshake Mode
When clear, strobe A acts as a simple input strobe to latch data into PORTCL, and
strobe B acts as a simple output strobe which pulses after a write to port B. When set,
a handshake protocol involving port C, STRA, and STRB is selected (see the definition
for the OIN bit).
0 = Simple strobe mode
1 = Full input or output handshake mode
OIN — Output or Input Handshaking
This bit has no meaning when HNDS = 0.
0 = Input handshake
1 = Output handshake
PLS — Pulse/Interlocked Handshake Operation
This bit has no meaning if HNDS = 0. When interlocked handshake operation is se-
lected, strobe B, once activated, stays active until the selected edge of strobe A is de-
tected. When pulsed handshake operation is selected, strobe B is pulsed for two E
cycles.
0 = Interlocked handshake select
1 = Pulsed handshake selected
EGA — Active Edge for Strobe A
0 = Falling edge of STRA is selected. When output handshake is selected, port C
lines obey the data direction register while STRA is low, but port C is forced to
output when STRA is high.
1 = Rising edge of STRA is selected. When output handshake is selected, port C
lines obey the data direction register while STRA is high, but port C is forced to
output when STRA is low.
INVB — Invert Strobe B
0 = Active level is logic zero
1 = Active level is logic one
相關(guān)PDF資料
PDF描述
MC68HC11A8MCFN2 HCMOS Single-Chip Microcontroller
MC68HC11A8BCFN2 HCMOS Single-Chip Microcontroller
MC68HC11A8BCFU2 HCMOS Single-Chip Microcontroller
MC68HC11A8BCP2 HCMOS Single-Chip Microcontroller
MC68HC11A8BMP2 HCMOS Single-Chip Microcontroller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68HC11A0CFN3 制造商:Motorola Inc 功能描述: 制造商:MOTOROLA 功能描述:
MC68HC11A0CFN3R2 制造商:Rochester Electronics LLC 功能描述:
MC68HC11A0CFN4 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:ROM-based high-performance microcontrollers
MC68HC11A0CFNE3 功能描述:8位微控制器 -MCU 8B MCU 768RAM A/D 3MH RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
MC68HC11A0CFNE3 制造商:Freescale Semiconductor 功能描述:8-Bit Microcontroller IC