<i id="zchxo"><dl id="zchxo"></dl></i>
<big id="zchxo"></big>
  • <dd id="zchxo"></dd>
  • <menuitem id="zchxo"><input id="zchxo"><legend id="zchxo"></legend></input></menuitem>
    參數(shù)資料
    型號: MC68EC030FE25CB1
    廠商: Freescale Semiconductor
    文件頁數(shù): 8/36頁
    文件大?。?/td> 0K
    描述: IC MPU 32BIT ENH 25MHZ 132-CQFP
    標(biāo)準(zhǔn)包裝: 180
    系列: M680x0
    處理器類型: M680x0 32-位
    速度: 25MHz
    電壓: 5V
    安裝類型: 表面貼裝
    封裝/外殼: 132-BCQFP
    供應(yīng)商設(shè)備封裝: 132-CQFP(24x24)
    包裝: 托盤
    1 6
    MC68EC030 TECHNICAL DATA
    MOTOROLA
    EXCEPTION PROCESSING SEQUENCE
    Exception processing occurs in four steps. During the first step, an internal copy is made of the status
    register. After the copy is made, the special controller state bits in the status register are changed. The S-
    bit is set, putting the controller into the supervisor state. Also, the T1 and T0 bits are negated, allowing
    the exception handler to execute unhindered by tracing. For the reset and interrupt exceptions, the
    interrupt priority mask is also updated.
    In the second step, the vector number of the exception is determined. For interrupts, the vector number
    is obtained by a controller read that is classified as an interrupt acknowledge cycle. For coprocessor-
    detected exceptions, the vector number is included in the coprocessor exception primitive response.
    For all other exceptions, internal logic provides the vector number. This vector number is then used to
    generate the address of the exception vector.
    The third step is to save the current controller status. The exception stack frame is created and filled on
    the current supervisor stack. To minimize the amount of machine state that is saved, various stack frame
    sizes are used to contain the controller state, depending on the type of exception and where it occurred
    during instruction execution. If the exception is an interrupt and the M-bit is set, the M-bit is then cleared,
    and the short four-word exception stack frame that is saved on the master stack is also saved on the
    interrupt stack. If the exception is a reset, the M-bit is simply cleared, and the reset vector is accessed.
    The MC68EC030 provides the same extensions to the exception stacking process as the MC68020,
    MC68030, and MC68040. If the M-bit is set, the master stack pointer (MSP) is used for all task-related
    exceptions. When a nontask-related exception occurs (i.e., an interrupt), the M bit is cleared, and the
    interrupt stack pointer (ISP) is used. This feature allows all the task's stack area to be carried within a single
    controller control block, and new tasks can be initiated by simply reloading the MSP and setting the M-bit.
    The fourth and last step of exception processing is the same for all exceptions. The exception vector
    offset is determined by multiplying the vector number by four. This offset is then added to the contents of
    the vector base register (VBR) to determine the memory address of the exception vector. The new
    program counter is fetched from the exception vector. The instruction at the address given in the
    exception vector is fetched, and normal instruction decoding and execution is started.
    STATUS and REFILL
    The MC68EC030 provides the
    STATUS and REFILL signals to identify internal microsequencer activity
    associated with the processing of data pipelined in the pipeline. Since bus cycles are independently
    controlled and scheduled by the bus controller, information concerning the processing state of the
    microsequencer is not available by monitoring bus signals by themselves. The internal activity identified
    by the
    STATUS and REFILL signals include instruction boundaries, some exception conditions, when
    the microsequencer has halted, and instruction pipeline refills.
    STATUS and REFILL track only the
    internal microsequencer activity and are not directly related to bus activity.
    F
    re
    e
    sc
    a
    le
    S
    e
    m
    ic
    o
    n
    d
    u
    c
    to
    r,
    I
    Freescale Semiconductor, Inc.
    For More Information On This Product,
    Go to: www.freescale.com
    n
    c
    ..
    .
    相關(guān)PDF資料
    PDF描述
    MC68F375MZP33R2 IC MPU 32BIT 33MHZ 217-PBGA
    MC68HC001CEI8 IC MPU 32BIT 8MHZ 68-PLCC
    MC68HC11K1VFNE4 MCU 8-BIT 768 RAM 4MHZ 84-PLCC
    MC68HC16Z1CPV25 IC MPU 1K RAM 25MHZ 144-LQFP
    MC68HC16Z1VEH16 IC MCU 16BIT 1K FLASH 132-PQFP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    MC68EC030FE40B 制造商:Motorola Inc 功能描述:
    MC68EC030FE40C 功能描述:微處理器 - MPU 32B ON-CHIP CACHE RoHS:否 制造商:Atmel 處理器系列:SAMA5D31 核心:ARM Cortex A5 數(shù)據(jù)總線寬度:32 bit 最大時鐘頻率:536 MHz 程序存儲器大小:32 KB 數(shù)據(jù) RAM 大小:128 KB 接口類型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作電源電壓:1.8 V to 3.3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-324
    MC68EC030FE40C 制造商:Freescale Semiconductor 功能描述:Microprocessor
    MC68EC030RP25B 制造商:Motorola Inc 功能描述:68EC030RP25B
    MC68EC040 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:M68000-compatible, high-performance, 32-bit microprocessors