<label id="wz2sk"></label>
  • <tbody id="wz2sk"></tbody>
  • <pre id="wz2sk"><strike id="wz2sk"></strike></pre>
    <label id="wz2sk"><fieldset id="wz2sk"></fieldset></label>
  • 參數(shù)資料
    型號: MC33780EG
    廠商: Freescale Semiconductor
    文件頁數(shù): 18/37頁
    文件大?。?/td> 0K
    描述: IC DBUS MASTER DUAL DIFF 16-SOIC
    標準包裝: 47
    系列: *
    類型: *
    應用: *
    安裝類型: 表面貼裝
    封裝/外殼: 16-SOIC(0.295",7.50mm 寬)
    供應商設備封裝: 16-SOIC W
    包裝: 管件
    Analog Integrated Circuit Device Data
    Freescale Semiconductor
    25
    33780
    FUNCTIONAL DEVICE OPERATION
    LOGIC COMMANDS AND REGISTERS
    When enable is true and there is at least one valid entry in
    the transmit FIFO, the DBUS frame signal is driven low to
    start a frame. States WAIT_SIG_DLY_0 through
    WAIT_SIG_DLY_2 create a one DBUS bit-time delay before
    the start of the first data bit. After WAIT_SIG_DLY_2, the
    DBUS_BIT_PTR gets initialized to the total word length, as
    determined by the MSx, SWLENx, and CRCLENx bits. The
    XFER_DBUS_BIT_0 state is then entered.
    XFER_DBUS_BIT_0 through XFER_DBUS_BIT_2 form a
    loop where each pass corresponds to one DBUS bit time.
    During the first third of the bit the DSIxS signal is low, during
    the second third DSIxS is low for a zero or high for a one,
    during the last third of the bit time DSIxS is high. Provided this
    is not the end of the last CRC bit, the bit pointer is
    decremented and the loop is repeated.
    After the last CRC bit, the DBUS_R_PUSH state is
    entered. This state ensures that the CRC flag is stable prior
    to adjusting the receive (and transmit) FIFO pointers. The
    DBUS_X_POP state prevents an X_FIFO_POP from
    occurring at the same time as an R_FIFO_PUSH.
    After DBUS_X_POP, the state transitions back to the
    WAIT_FRAME_DLY state. This state ensures proper frame
    spacing is allowed to charge up the storage capacitors in
    remote nodes. Notice that the delay counter was reset at the
    end of the last CRC bit so the delay period can start to time
    out even while the DBUS_R_PUSH and DBUS_X_POP
    states are being processed.
    Figure 22 describes the operation of the transmit FIFO.
    This FIFO is four levels deep, including the stage which is
    written into by the SPI and the stage which provides the data
    for the current DBUS serial transfer. State transitions in this
    state machine occur at the trailing edges of X_FIFO_PUSH
    and X_FIFO_POP.
    When this FIFO is completely empty, the SPI can write
    four new values to fill the FIFO without waiting for any action
    on the DBUS side of the FIFO. Values are pushed into the
    FIFO from the SPI interface and values are popped after they
    have been serially sent out of the DBUS interface. When the
    FIFO is full, additional attempts to write new data from the
    SPI side are ignored (the host MCU should be sure the
    TFNFx status bit is set before writing more data to the FIFO).
    Reset, abort, or enable going to zero causes
    asynchronous entry to the TX_IDLE state, which
    corresponds to the FIFO empty condition. The push and pop
    pointers are cleared and X_FIFO_EMPTY is set to true.
    X_FIFO_PUSH causes the push pointer to be incremental,
    X_FIFO_EMPTY to be set to false, and the state to transition
    to TX_NOT_EMPTY. The push request comes from the SPI
    transfer state machine after a new value has been written into
    the FIFO.
    Figure 21. State Diagram of DBUS Transfer
    STATE TRANSISITONS OCCUR
    ON POS EDGE OF SCALED
    DBUS 1/3RD BIT CLOCK
    WAIT_FRAME_DLY
    WAIT_SIG_DLY_0
    WAIT_SIG_DLY_1
    WAIT_SIG_DLY_2
    XFER_DBUS_BIT_0
    XFER_DBUS_BIT_1
    XFER_DEBUS_BIT_2
    DBUS_X_POP
    DBUS_R_PUSH
    R_FIFO_PUSH = 0;
    X_FIFO_POP = 0;
    DSIS = DATA;
    DSIS = 1;
    DELAY_OVER &
    X_FIFO_NOT_EMPTY/
    DSIF = 0;
    WAIT_SIG_DLY[0..2] CAUSES 1 BIT-TIME DLY TO 1ST BIT FALLING EDGE
    ~LAST_CRC_BIT/
    DBUS_BIT_PTR = DBUS_BIT_PTR-1;
    DSIS = 0;
    LAST_CRC-BIT/
    DSIF = 1, DSIS = 1;
    RESET DELAY_CNR;
    R_FIFO_PUSH = 1
    X_FIFO_POP = 1;
    DBUS_BIT_PTR = 8 to 15, OR 23;
    DSIS = 0;
    RSTB ACTIVE or ABORT or ~EN/
    DSIF = 1, DSIS = 1;
    RESET_DELAY_CNTR;
    相關PDF資料
    PDF描述
    MC33790DW IC DSI 2-CHAN INTERFACE 16-SOIC
    MC33794EKR2 IC SENSOR ELECTRIC FIELD 54SOICW
    MC33889BDW IC SYSTEM BASE W/CAN 28-SOIC
    MC33889DPEG IC SYSTEM BASE W/CAN 28SOIC
    MC33972TEWR2 IC SWITCH DETECT SPI 32-SOIC
    相關代理商/技術(shù)參數(shù)
    參數(shù)描述
    MC33780EGR2 功能描述:IC DBUS MASTER DUAL DIFF 16-SOIC RoHS:是 類別:集成電路 (IC) >> 專用 IC 系列:* 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- 類型:調(diào)幀器 應用:數(shù)據(jù)傳輸 安裝類型:表面貼裝 封裝/外殼:400-BBGA 供應商設備封裝:400-PBGA(27x27) 包裝:散裝
    MC33790DW 功能描述:IC DSI 2-CHAN INTERFACE 16-SOIC RoHS:否 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關文件:Automotive Product Guide 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:20-TSSOP 包裝:管件
    MC33790HEG 功能描述:接口 - 專用 DISTRIB SYS INTRFC RoHS:否 制造商:Texas Instruments 產(chǎn)品類型:1080p60 Image Sensor Receiver 工作電源電壓:1.8 V 電源電流:89 mA 最大功率耗散: 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:BGA-59
    MC33790HEGR2 功能描述:接口 - 專用 DISTRIB SYS INTRFC RoHS:否 制造商:Texas Instruments 產(chǎn)品類型:1080p60 Image Sensor Receiver 工作電源電壓:1.8 V 電源電流:89 mA 最大功率耗散: 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:BGA-59
    MC33793D 功能描述:IC DSI SLAVE FOR R-SENSE 16-SOIC RoHS:否 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關文件:Automotive Product Guide 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:20-TSSOP 包裝:管件