參數(shù)資料
型號(hào): MAX9325ETI
廠商: MAXIM INTEGRATED PRODUCTS INC
元件分類: 時(shí)鐘及定時(shí)
英文描述: LOW SKEW CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), QCC28
封裝: 5 X 5 MM, 0.90 MM HEIGHT, EXPOSED PAD, MO-220, QFN-28
文件頁數(shù): 8/11頁
文件大?。?/td> 336K
代理商: MAX9325ETI
MAX9325
2:8 Differential LVPECL/LVECL/HSTL Clock and
Data Driver
6
_______________________________________________________________________________________
Pin Description
PIN
PLCC
QFN
NAME
FUNCTION
1, 8, 15, 22
4, 11, 18, 25
VCC
Positive Supply Voltage. Bypass each VCC to VEE with 0.1F and 0.01F ceramic
capacitors. Place the capacitors as close to the device as possible, with the smaller
value capacitor closest to the device.
25
CLK0
Inverting Differential Clock Input 0. Internal 105k
pulldown to VEE.
36
VBB
Reference Output Voltage. Connect to the inverting or noninverting clock input to
provide a reference for single-ended operation. When used, bypass VBB to VCC with a
0.01F ceramic capacitor. Otherwise leave open.
4
7
CLK1
Noninverting Differential Clock Input 1. Internal 105k
pulldown to VEE.
58
CLK1
Inverting Differential Clock Input 1. Internal 105k
pulldown to VEE.
6
9
N.C.
Not Connected
710
Q7
Inverting Q7 Output. Typically terminate with 50
resistor to VCC - 2V.
9
12
Q7
Noninverting Q7 Output. Typically terminate with 50
resistor to VCC - 2V.
10
13
Q6
Inverting Q6 Output. Typically terminate with 50
resistor to VCC - 2V.
11
14
Q6
Noninverting Q6 Output. Typically terminate with 50
resistor to VCC - 2V.
12
15
Q5
Inverting Q5 Output. Typically terminate with 50
resistor to VCC - 2V.
13
16
Q5
Noninverting Q5 Output. Typically terminate with 50
resistor to VCC - 2V.
14
17
Q4
Inverting Q4 Output. Typically terminate with 50
resistor to VCC - 2V.
16
19
Q4
Noninverting Q4 Output. Typically terminate with 50
resistor to VCC - 2V.
17
20
Q3
Inverting Q3 Output. Typically terminate with 50
resistor to VCC - 2V.
18
21
Q3
Noninverting Q3 Output. Typically terminate with 50
resistor to VCC - 2V.
19
22
Q2
Inverting Q2 Output. Typically terminate with 50
resistor to VCC - 2V.
20
23
Q2
Noninverting Q2 Output. Typically terminate with 50
resistor to VCC - 2V.
21
24
Q1
Inverting Q1 Output. Typically terminate with 50
resistor to VCC - 2V.
23
26
Q1
Noninverting Q1 Output. Typically terminate with 50
resistor to VCC - 2V.
24
27
Q0
Inverting Q0 Output. Typically terminate with 50
resistor to VCC - 2V.
25
28
Q0
Noninverting Q0 Output. Typically terminate with 50
resistor to VCC - 2V.
26
1
VEE
Negative Supply Voltage
27
2
CLK_SEL
Clock Select Input. When driven low, the CLK0 input is selected. Drive high to select
the CLK1 Input. The CLK_SEL threshold is equal to VBB. Internal 75k
pulldown to VEE.
28
3
CLK0
Noninverting Differential Clock Input 0. Internal 105k
pulldown to VEE.
Exposed
Pad
Internally Connected to VEE
相關(guān)PDF資料
PDF描述
MB2053B MB SERIES, DUAL 8-BIT REGISTERED TRANSCEIVER, INVERTED OUTPUT, PQFP52
MB2240B MB SERIES, QUAD 4-BIT DRIVER, INVERTED OUTPUT, PQFP52
MB2241B MB SERIES, QUAD 4-BIT DRIVER, TRUE OUTPUT, PQFP52
MB2244BB,557 MB SERIES, DUAL 4-BIT DRIVER, TRUE OUTPUT, PQFP52
MB2541B MB SERIES, DUAL 8-BIT DRIVER, TRUE OUTPUT, PQFP52
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX9325EVKIT 制造商:Maxim Integrated Products 功能描述:2:8 DIFFERENTIAL LVPECL/LVECL/HSTL CLOCK AND DATA DRIVER - Boxed Product (Development Kits)
MAX9326EGI 制造商:Rochester Electronics LLC 功能描述: 制造商:Maxim Integrated Products 功能描述:
MAX9326EQI 制造商:Maxim Integrated Products 功能描述:1:9 DIFFERENTIAL LVPECL/LVECL/HSTL CLOCK AND - Rail/Tube
MAX9326EQI+ 制造商:Maxim Integrated Products 功能描述:CLOCK AND DATA DRVR 28PLCC - Rail/Tube
MAX9326EQI+T 制造商:Maxim Integrated Products 功能描述:CLOCK AND DATA DRVR 28PLCC - Tape and Reel