參數(shù)資料
型號(hào): MAX5863ETM+T
廠商: Maxim Integrated Products
文件頁(yè)數(shù): 22/26頁(yè)
文件大小: 0K
描述: IC AFE 8/10BIT 7.5MSPS 48-TQFN
產(chǎn)品培訓(xùn)模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標(biāo)準(zhǔn)包裝: 2,500
位數(shù): 8,10
通道數(shù): 8
功率(瓦特): 22.8mW
電壓 - 電源,模擬: 2.7 V ~ 3.3 V
電壓 - 電源,數(shù)字: 1.8 V ~ 3.3 V
封裝/外殼: 48-WFQFN 裸露焊盤(pán)
供應(yīng)商設(shè)備封裝: 48-TQFN-EP(7x7)
包裝: 帶卷 (TR)
MAX5863
Ultra-Low-Power, High-Dynamic
Performance, 7.5Msps Analog Front End
_______________________________________________________________________________________
5
ELECTRICAL CHARACTERISTICS (continued)
(VDD = 3V, OVDD = 1.8V, internal reference (1.024V), CL
≈ 10pF on all digital outputs, fCLK = 7.5MHz, ADC input amplitude = -0.5dBFS,
DAC output amplitude = 0dBFS, differential ADC input, differential DAC output, CREFP = CREFN = CCOM = 0.33F, Xcvr mode, unless
otherwise noted. Typical values are at TA = +25
°C, unless otherwise noted.) (Note 1)
PARAMETER
SYMBOL
CONDITIONS
MIN
TYP
MAX
UNITS
DAC ANALOG OUTPUT
Full-Scale Output Voltage
VFS
±400
mV
Output Common-Mode Range
1. 29
1. 5
V
ADC-DAC INTERCHANNEL CHARACTERISTICS
ADC-DAC Isolation
ADC fINI = fINQ = 1.875MHz, DAC fOUTI =
fOUTQ = 620kHz, fCLK = 7.5MHz
75
dB
ADC-DAC TIMING CHARACTERISTICS
CLK Rise to I-ADC Channel-I
Output Data Valid
tDOI
Figure 3 (Note 4)
7.4
9
ns
CLK Fall to Q-ADC Channel-Q
Output Data Valid
tDOQ
Figure 3 (Note 4)
6.9
9
ns
I-DAC Data to CLK Fall Setup
Time
tDSI
Figure 4 (Note 4)
10
ns
Q-DAC Data to CLK Rise Setup
Time
tDSQ
Figure 4 (Note 4)
10
ns
CLK Fall to I-DAC Data Hold
Time
tDHI
Figure 4 (Note 4)
0
ns
CLK rise to Q-DAC Data Hold
Time
tDHQ
Figure 4 (Note 4)
0
ns
Clock Duty Cycle
50
%
CLK Duty-Cycle Variation
±15
%
Digital Output Rise/Fall Time
20% to 80%
2.6
ns
SERIAL INTERFACE TIMING CHARACTERISTICS
Falling Edge of CS to Rising
Edge of First SCLK Time
tCSS
Figure 5 (Note 4)
10
ns
DIN to SCLK Setup Time
tDS
Figure 5 (Note 4)
10
ns
DIN to SCLK Hold Time
tDH
Figure 5 (Note 4)
0
ns
SCLK Pulse Width High
tCH
Figure 5 (Note 4)
25
ns
SCLK Pulse Width Low
tCL
Figure 5 (Note 4)
25
ns
SCLK Period
tCP
Figure 5 (Note 4)
50
ns
SCLK to CS Setup Time
tCS
Figure 5 (Note 4)
0
ns
CS High Pulse Width
tCSW
Figure 5 (Note 4)
80
ns
MODE RECOVERY TIMING CHARACTERISTICS
From shutdown to Rx mode, Figure 6, ADC
settles to within 1dB
20
Shutdown Wake-Up Time
tWAKE,SD
From shutdown to Tx mode, Figure 6, DAC
settles to within 10 LSB error.
40
s
相關(guān)PDF資料
PDF描述
MAX5864ETM+T IC ANLG FRONT END 22MSPS 48-TQFN
MAX5865ETM+T IC ANLG FRONT END 40MSPS 48-TQFN
MAX5866ETM+ IC ANLG FRONT END 60MSPS 48-TQFN
MAX5873EGK+D IC DAC 12BIT 200MSPS DUAL 68-QFN
MAX5874EGK+D IC DAC 14BIT 200MSPS DUAL 68-QFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX5864ETM 功能描述:ADC / DAC多通道 RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類(lèi)型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX5864ETM+ 功能描述:ADC / DAC多通道 10-Bit 2Ch 22Msps CODEC/AFE RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類(lèi)型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX5864ETM+T 功能描述:ADC / DAC多通道 10-Bit 2Ch 22Msps CODEC/AFE RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類(lèi)型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX5864ETM-T 功能描述:ADC / DAC多通道 RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類(lèi)型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-40
MAX5865ETM 功能描述:ADC / DAC多通道 RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換速率: 分辨率:8 bit 接口類(lèi)型:SPI 電壓參考: 電源電壓-最大:3.6 V 電源電壓-最小:2 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-40