參數(shù)資料
型號(hào): MAX5223EKA+T
廠商: Maxim Integrated Products
文件頁數(shù): 9/11頁
文件大?。?/td> 0K
描述: IC DAC 8BIT DUAL LP SER SOT23-8
產(chǎn)品培訓(xùn)模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標(biāo)準(zhǔn)包裝: 1
設(shè)置時(shí)間: 50µs
位數(shù): 8
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 2
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: SOT-23-8
供應(yīng)商設(shè)備封裝: SOT-23-8
包裝: 標(biāo)準(zhǔn)包裝
輸出數(shù)目和類型: 2 電壓,單極
采樣率(每秒): *
產(chǎn)品目錄頁面: 1397 (CN2011-ZH PDF)
其它名稱: MAX5223EKA+TDKR
MAX5223
Low-Power, Dual, 8-Bit, Voltage Output
Serial DAC in 8-Pin SOT23
_______________________________________________________________________________________
7
Detailed Description
Analog Section
The MAX5223 contains two 8-bit, voltage output DACs.
The DACs are “inverted” R-2R ladder networks. They
use complementary switches that convert 8-bit digital
inputs into equivalent analog output voltages in propor-
tion to the applied reference voltage.
The MAX5223 has one reference input that is shared
by DAC A and DAC B. The device includes output
buffer amplifiers for both DACs and input logic for sim-
ple microprocessor (P) and CMOS interfaces. The
power supply range is from +5.5V down to +2.7V.
Reference Input and DAC Output Range
The voltage at REF sets the full-scale output of the
DACs. The input impedance of the REF input is code-
dependent. The lowest value, approximately 8k
,
occurs when the input code is 01010101 (55hex). The
typical value of 50M
occurs when the input code is
zero.
In shutdown mode, the selected DAC output is set to
zero, while the value stored in the DAC register remains
unchanged. This removes the load from the reference
input to save power. Bringing the MAX5223 out of shut-
down mode restores the DAC output voltage. Since the
input resistance at REF is code-dependent, the DAC’s
reference source should have an output impedance of
no more than 5
to meet accuracy specifications and
to avoid crosstalk. The input capacitance at the REF
pin is also code dependent and typically does not
exceed 25pF.
The reference voltage on REF can range anywhere from
GND to VDD. See the Output Buffer Amplifier section for
more information. Figure 1 is the DAC simplified circuit
diagram.
Output Buffer Amplifiers
DAC A and DAC B voltage outputs are internally
buffered. The buffer amplifiers have a Rail-to-Rail
(GND to VDD) output voltage range.
Both DAC output amplifiers can source and sink up to
1mA of current. The amplifiers are unity-gain stable
with a capacitive load of 100pF or smaller. The slew
rate is typically 0.15V/s.
Shutdown Mode
When programmed to shutdown mode, the outputs of
DAC A and DAC B are passively pulled to GND with a
series 5k
resistor. In shutdown mode, the REF input is
high impedance (50M
typ) to conserve current drain
from the system reference; therefore, the system refer-
ence does not have to be powered down.
Coming out of shutdown, the DAC outputs return to the
values kept in the registers. The recovery time is equiv-
alent to the DAC settling time.
Serial Interface
An active low chip select (
C
S
) enables the shift register
to receive data from the serial data input. Data is
clocked into the shift register on every rising edge of
the serial clock signal (SCLK). The clock frequency can
be as high as 25MHz.
Data is sent by the most significant bit (MSB) first and
can be transmitted in one 16-bit word. The write cycle
can be segmented when
C
S
is kept active (low) to
allow, for example, two 8-bit wide transfers. After clock-
ing all 16 bits into the input shift register, the rising
edge of
C
S
updates the DAC outputs and the shut-
down status. DACs cannot be simultaneously updated
to different digital values because of their single buffered
structure.
Serial Input Data Format and Control Codes
Table 1 lists the serial input data format and Table 2
lists the programming commands. The 16-bit input
word consists of an 8-bit control byte and an 8-bit data
byte. The 8-bit control byte is not decoded internally.
Every control bit performs one function. Data is clocked
Rail-to-Rail is a registered trademark of Nippon Motorola, Ltd.
Figure 1. DAC Simplified Circuit Diagram
2R
RR
R
REF
GND
OUT
SHOWN FOR ALL ONES ON DAC
相關(guān)PDF資料
PDF描述
MAX522EPA+ IC DAC 8BIT DUAL SERIAL 8-DIP
MAX5233EEE+ IC DAC 10BIT DUAL 5V SER 16-QSOP
MAX5237EUB+ IC DAC 10BIT DUAL 5V 10-UMAX
MAX5253AEAP+ IC DAC 12BIT QUAD 3V 20-SSOP
MAX5258EEE+T IC DAC 8BIT OCTAL 5V 16-QSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MAX522CPA 功能描述:數(shù)模轉(zhuǎn)換器- DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時(shí)間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
MAX522CPA+ 功能描述:數(shù)模轉(zhuǎn)換器- DAC 8-Bit 2Ch Precision DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時(shí)間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
MAX522CSA 功能描述:數(shù)模轉(zhuǎn)換器- DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時(shí)間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
MAX522CSA+ 功能描述:數(shù)模轉(zhuǎn)換器- DAC 8-Bit 2Ch Precision DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時(shí)間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
MAX522CSA+T 功能描述:數(shù)模轉(zhuǎn)換器- DAC 8-Bit 2Ch Precision DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時(shí)間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube