參數(shù)資料
    型號(hào): LFX200EB-03F256I
    廠(chǎng)商: Lattice Semiconductor Corporation
    文件頁(yè)數(shù): 71/119頁(yè)
    文件大?。?/td> 0K
    描述: IC FPGA 200K GATES 256-BGA
    標(biāo)準(zhǔn)包裝: 90
    系列: ispXPGA®
    邏輯元件/單元數(shù): 2704
    RAM 位總計(jì): 113664
    輸入/輸出數(shù): 160
    門(mén)數(shù): 210000
    電源電壓: 2.3 V ~ 3.6 V
    安裝類(lèi)型: 表面貼裝
    工作溫度: -40°C ~ 105°C
    封裝/外殼: 256-BGA
    供應(yīng)商設(shè)備封裝: 256-FPBGA(17x17)
    第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)當(dāng)前第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)
    Lattice Semiconductor
    ispXPGA Family Data Sheet
    51
    sysHSI Block Timing
    Figure 24 provides a graphical representation of the SERDES receiver input requirements. It provides guidance on
    a number of input parameters, including signal amplitude and rise time limits, noise and jitter limits, and P and N
    input skew tolerance.
    Figure 24. Receive Data Eye Diagram Template (Differential)
    The data pattern eye opening at the receive end of a link is considered the ultimate measure of received signal
    quality. Almost all detrimental characteristics of a transmit signal and the interconnection link design result in eye
    closure. This combined with the eye-opening limitations of the line receiver can provide a good indication of a link’s
    ability to transfer error-free data.
    Signal jitter is of special interest to system designers. It is often the primary limiting characteristic of long digital
    links and of systems with high noise level environments. An interesting characteristic of the clock and data recovery
    (CDR) portion of the ispXPGA SERDES receiver is its ability to filter incoming signal jitter that is below the clock
    recovery PLL bandwidth. For signals with high levels of low frequency jitter, the receiver can detect incoming data
    error free, with eye openings significantly less than that shown in Figure 24.
    eo
    SIN
    V
    THD
    200 mV Differential
    +/- 100 mV Single Ended
    jt
    TH
    Bit Time
    jt
    TH : Optimum Threshold Crossing Jitter
    jt
    TH
    SELECT
    DEVICES
    DISCONTINUED
    相關(guān)PDF資料
    PDF描述
    LFX200EB-03FN256I IC FPGA 210KGATES 256FPBGA
    ACB66DHRR-S621 CONN EDGECARD EXTEND 132POS .050
    LFX200EB-04FN256C IC FPGA 210KGATES 256FPBGA
    ABB66DHRR-S621 CONN EDGECARD EXTEND 132POS .050
    ACB66DHRR-S578 CONN EDGECARD EXTEND 132POS .050
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    LFX200EB-03F516C 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 210K 208 I/O ispJTAG RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    LFX200EB-03F516I 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 210K 208 I/O ispJTAG RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    LFX200EB-03FH516C 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 Use LFX200EB-03F516C RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    LFX200EB-03FH516I 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 Use LFX200EB-03F516I RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    LFX200EB-03FN256C 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 E-Ser210K Gt ispJTAG 2.5/3.3V -3 Spd RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256