Figure 2-29. Output Register Block Figure 2-30. ODDRXB Primitive Tristate Register Blo" />
參數資料
型號: LFEC3E-3FN256I
廠商: Lattice Semiconductor Corporation
文件頁數: 85/163頁
文件大?。?/td> 0K
描述: IC FPGA 3.1KLUTS 256FPBGA
標準包裝: 90
系列: EC
邏輯元件/單元數: 3100
RAM 位總計: 56320
輸入/輸出數: 160
電源電壓: 1.14 V ~ 1.26 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 256-BGA
供應商設備封裝: 256-FPBGA(17x17)
2-25
Architecture
LatticeECP/EC Family Data Sheet
Figure 2-29. Output Register Block
Figure 2-30. ODDRXB Primitive
Tristate Register Block
The tristate register block provides the ability to register tri-state control signals from the core of the device before
they are passed to the sysI/O buffers. The block contains a register for SDR operation and an additional latch for
DDR operation. Figure 2-31 shows the diagram of the Tristate Register Block.
In SDR mode, ONEG1 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured a D-
type or latch. In DDR mode, ONEG1 is fed into one register on the positive edge of the clock and OPOS1 is
latched. A multiplexer running off the same clock selects the correct register for feeding to the output (D0).
D
Q
D
Q
D-Type
ONEG0
From
Routing
CLK1
Programmed
Control
DO
Latch
LE*
*Latch is transparent when input is low.
OPOS0
OUTDDN
/LATCH
0
1
0
1
To sysIO
Buffer
ODDRXB
LSR
Q
DB
CLK
DA
相關PDF資料
PDF描述
LFXP3E-3T144C IC FPGA 3.1KLUTS 100I/O 144-TQFP
RMC60DRES-S93 CONN EDGECARD 120PS .100 EYELET
FMC10DRES-S93 CONN EDGECARD 20POS .100 EYELET
EMC49DRTS-S93 CONN EDGECARD 98POS DIP .100 SLD
ABC50DRTS-S734 CONN EDGECARD 100PS DIP .100 SLD
相關代理商/技術參數
參數描述
LFEC3E-3FN484C 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFEC3E-3FN484I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFEC3E-3FN672C 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFEC3E-3FN672I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:LatticeECP/EC Family Data Sheet
LFEC3E-3Q208C 功能描述:FPGA - 現場可編程門陣列 3.1K LUTs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數量: 邏輯塊數量:943 內嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256