I/O Type
參數資料
型號: KS8695X
廠商: Micrel Inc
文件頁數: 10/39頁
文件大小: 0K
描述: IC SWITCH 10/100 5PORT 208PQFP
標準包裝: 24
類型: 網關
應用: 網絡和通信
安裝類型: 表面貼裝
封裝/外殼: 208-MQFP,208-PQFP
供應商設備封裝: 208-PQFP(28x28)
包裝: 托盤
配用: KS8695-EVAL-ND - EVAL KIT EXPERIMENTAL KS8695
576-1005-ND - BOARD EVAL EXPERIMENT KS8695X
KS8695X
Micrel
M9999-102604
18
October 2004
Signal Descriptions by Group
Clock and Reset Pins
Pin
Name
I/O Type(1)
Description
150
XCLK1/
I
External Clock In. This signal is used as the source clock for the transmit clock of the
CPUCLK
internal MAC and PHY. The clock frequency should be 25MHz ±50ppm. The XCLK1
signal is also used as the reference clock signal for the internal PLL to generate the
125MHz internal system clock.
CPUCLK: factory clock test input when the internal PLL is disabled (factory test signal).
151
XCLK2
I
External Clock In. Used with XCLK1 pin when another polarity of crystal is needed.
This is unused for a normal clock input.
96
URTSN/
O/I
Normal Mode: UART request to send. Active low output.
CPUCLKSEL
During reset: CPU clock select. Select CPU clock source. CPUCLKSEL=0 (normal
mode), the internal PLL clock output is used as the CPU clock source.
CPUCLKSEL=1 (factory test signal): the external clock to the CPUCLK pin is used as
the internal CPU clock source.
148
RESETN
I
KS8695X chip reset. Active low input asserted for at least 256 system clock (40ns)
cycles to reset the KS8695X. When in the reset state, all the output pins are tri-stated
and all open drain signals are floating.
83
WRSTO
O
Watchdog timer reset output. This signal is asserted for at least 200ms if
RESETN is asserted or when the internal watchdog timer expires.
85
EROEN/
O/I
Normal Mode: ROM/SRAM/FLASH and External I/O output enable. Active low. When
WRSTPLS
asserted, this signal controls the output enable port of the specified device.
During reset: Watchdog timer reset polarity setting. WRSTPLS=0, Active high;
WRSTPLS=1, Active low. No default.
JTAG Interface Pins
Pin
Name
I/O Type(1)
Description
110
TCK
I
JTAG test clock.
111
TMS
I
JTAG test mode select.
112
TDI
I
JTAG test data in.
113
TDO
O
JTAG test data out.
114
TRSTN
I
JTAG test reset. Active low.
WAN Ethernet Physical Interface Pins
Pin
Name
I/O Type(1)
Description
159
WANRXP
I
WAN PHY receive signal + (differential).
160
WANRXM
I
WAN PHY receive signal – (differential).
162
WANTXM
O
WAN PHY transmit signal – (differential).
163
WANTXP
O
WAN PHY transmit signal + (differential).
158
WANFXSD/
I/O
WAN fiber signal detect. Signal detect input when the WAN port is operated in
DOUT
100BASE-FX 100Mb fiber mode. DOUT: factory analog test mode.
Note:
1. I = Input.
O = Output.
I/O = Bidirectional.
O/I = Output in normal mode; input pin during reset.
相關PDF資料
PDF描述
KS8721BLI TR TXRX 10/100 3.3V 48-LQFP
KS8721SL TXRX 10/100 3.3V 48-SSOP
KS8842-32MQL IC SWITCH 10/100 32BIT 128PQFP
KS8993FL IC CONV MED 10/100 SGL 128PQFP
KS8993I IC SWITCH 10/100 3PORT 128PQFP
相關代理商/技術參數
參數描述
KS8695X_11 制造商:MICREL 制造商全稱:Micrel Semiconductor 功能描述:Integrated Multi-Port High-Performance Gateway Solution Rev. 1.03
KS8695X-EVAL 功能描述:BOARD EVAL EXPERIMENT KS8695X RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 產品培訓模塊:Obsolescence Mitigation Program 標準包裝:1 系列:- 主要目的:電源管理,電池充電器 嵌入式:否 已用 IC / 零件:MAX8903A 主要屬性:1 芯鋰離子電池 次要屬性:狀態(tài) LED 已供物品:板
KS86C4004 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:SAM87Ri family of 8-bit single-chip CMOS microcontrollers offers a fast and efficient CPU, a wide range of integrated peripherals, and various mask-pr
KS86C4104 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:SAM87Ri family of 8-bit single-chip CMOS microcontrollers offers a fast and efficient CPU, a wide range of integrated peripherals, and various mask-pr
KS86C4204 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:SAM87Ri family of 8-bit single-chip CMOS microcontrollers offers a fast and efficient CPU, a wide range of integrated peripherals, and various mask-pr