參數(shù)資料
型號: K4T1G084QM-ZCD5
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 1Gb M-die DDR2 SDRAM Specification
中文描述: 1Gb的的M -模DDR2 SDRAM的規(guī)格
文件頁數(shù): 25/28頁
文件大?。?/td> 612K
代理商: K4T1G084QM-ZCD5
Page 25 of 28
Rev. 1.1 Aug. 2005
DDR2 SDRAM
1G A-die DDR2 SDRAM
19. The maximum limit for this parameter is not a device limit. The device will operate with a greater value for this parameter, but system performance
(bus turnaround) will degrade accordingly.
20. MIN ( tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this
greater than the minimum specification limits for tCL and tCH). For example, tCL and tCH are = 50% of the period, less
of the clock source, and less the half period jitter due to crosstalk ( tJIT(crosstalk)) into the clock traces.
value can be
the half period jitter ( tJIT(HP))
21. tQH = tHP – tQHS, where:
tHP = minimum half clock period for any given cycle and is defined by clock high or clock low ( tCH, tCL).
tQHS accounts for:
1) The pulse duration distortion of on-chip clock circuits; and
2) The worst case push-out of DQS on one transition followed by the worst case pull-in of DQ on the next transition, both of which are, separately,
due to data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers.
22. tDQSQ: Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output slew rate
mismatch between DQS / DQS and associated DQ in any given cycle.
23. tDAL = WR + RU{tRP(ns)/tCK(ns)}, where RU stands for round up.
tWR refers to the tWR parameter stored in the MRS. For tRP, if the result of the division is not already an integer, round up to the next highest integer.
tCK refers to the application clock period.
Example: For DDR533 at tCK = 3.75ns with tWR programmed to 4 clocks.
tDAL = 4 + (15 ns / 3.75 ns) clocks = 4 + (4) clocks = 8 clocks.
24. The clock frequency is allowed to change during self–refresh mode or precharge power-down mode. In case of clock frequency change during pre-
charge power-down, a specific procedure is required as described in DDR2 device operation
25. ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on.
ODT turn on time max is when the ODT resistance is fully on. Both are measured from tAOND.
26. ODT turn off time min is when the device starts to turn off ODT resistance.
ODT turn off time max is when the bus is in high impedance. Both are measured from tAOFD.
27. tHZ and tLZ transitions occur in the same access time as valid data transitions. These parameters are referenced to a specific voltage level which
specifies when the device output is no longer driving (tHZ), or begins driving (tLZ). Following figure shows a method to calculate the point when device is
no longer driving (tHZ), or begins driving (tLZ) by measuring the signal at two different voltages. The actual voltage measurement points are not critical
as long as the calculation is consistent.
28. tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving (tRPST),
or begins driving (tRPRE). Following figure shows a method to calculate these points when the device is no longer driving (tRPST), or begins driving
(tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent.
These notes are referenced in the “Timing parameters by speed grade” tables for DDR2-400/533 and DDR2-667.
相關(guān)PDF資料
PDF描述
K4T1G164QM-ZCD5 1Gb M-die DDR2 SDRAM Specification
K4T51043QC-ZLCC DIN Audio Connector; No. of Contacts:8; Contact Termination:Solder; Gender:Male RoHS Compliant: Yes
K4T51043QC-ZCLCC 512Mb C-die DDR2 SDRAM
K4T51043QC-ZCLD5 512Mb C-die DDR2 SDRAM
K4T51043QC-ZCLD6 CAP 33PF 3000V 5% NP0(C0G) SMD-1808 TR-7 PLATED-NI/SN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
K4T1G084QQ 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1Gb Q-die DDR2 SDRAM Specification
K4T1G084QQ-HC(L)E6 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1Gb Q-die DDR2 SDRAM Specification
K4T1G084QQ-HC(L)E7 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1Gb Q-die DDR2 SDRAM Specification
K4T1G084QQ-HC(L)F7 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1Gb Q-die DDR2 SDRAM Specification
K4T1G084QQ-HCLE6 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1Gb Q-die DDR2 SDRAM Specification