參數(shù)資料
型號: ISPPAC-CLK55xx
廠商: Lattice Semiconductor Corporation
英文描述: In-System Programmable Clock Generator with Universal Fan-Out Buffer
中文描述: 在系統(tǒng)可編程時鐘發(fā)生器與通用扇出緩沖器
文件頁數(shù): 35/43頁
文件大?。?/td> 867K
代理商: ISPPAC-CLK55XX
Lattice Semiconductor
ispClock5500 Family Data Sheet
35
VERIFY
– This instruction loads data from the E
2
CMOS array into the column register. The data may then be
shifted out. The device must already be in programming mode for this instruction to execute.
VERIFY_INCR
– This instruction copies the E
2
CMOS column pointed to by the address register into the data col-
umn register and then auto-increments the value of the address register. The device must already be in program-
ming mode for this instruction to execute.
DISCHARGE
– This instruction is used to discharge the internal programming supply voltage after an erase or pro-
gramming cycle and prepares ispClock5500 for a read cycle.
PROGRAM_USERCODE
– This instruction writes the contents of the UES register (32 bits) into E
2
CMOS memory.
The device must already be in programming mode for this instruction to execute.
USERCODE
– This instruction both reads the UES string (32 bits) from E
2
CMOS memory into the UES register
and addresses the UES register so that this data may be shifted in and out.
HIGHZ
– This instruction forces all outputs into a High-Z state.
CLAMP
– This instruction drives I/O pins with the contents of the boundary scan register.
USER_LOGIC_RESET
– This instruction resets all user-accessible logic, similar to asserting a HIGH on the
RESET pin.
INTEST
– This instruction performs in-circuit functional testing of the device.
ERASE_DONE
– This instruction erases the ‘DONE’ bit only. This instruction is used to disable normal operation of
the device while in programming mode until a valid con
fi
guration pattern has been programmed.
PROGRAM_DONE
– This instruction programs the ‘DONE’ bit only. This instruction is used to enable normal
device operation after programming is complete.
NOOP
– This instruction behaves similarly to the CLAMP instruction.
相關PDF資料
PDF描述
ISPPAC-CLK5510V In-System Programmable Clock Generator with Universal Fan-Out Buffer
ISPPAC-CLK5510V-01T48C In-System Programmable Clock Generator with Universal Fan-Out Buffer
ISPPAC-CLK5510V-01T48I In-System Programmable Clock Generator with Universal Fan-Out Buffer
ISPPAC-CLK5520V-01T100C LED Area Light; LED Color:Blue; Leaded Process Compatible:No; Light Emitting Area:62x62mm; Peak Reflow Compatible (260 C):No; Supply Current:200mA; Supply Voltage:24VDC; Wavelength:470nm
ISPPAC-CLK5520V-01T100I Linear Array Light; LED Color:Blue; Leaded Process Compatible:No; Peak Reflow Compatible (260 C):No; Supply Current:800mA; Supply Voltage:24VDC; Wavelength:470nm
相關代理商/技術參數(shù)
參數(shù)描述
ISPPACCLK5610AV-01T100C 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable, Enhanced Zero-Delay, Clock Generator with Universal Fan-Out Buffer
ISPPACCLK5610AV-01T100I 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable, Enhanced Zero-Delay, Clock Generator with Universal Fan-Out Buffer
ispPAC-CLK5610AV-01T48C 功能描述:時鐘驅動器及分配 ISP 0 Delay Clock Ge n w/Unv Fan-Out Buf RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel
ISPPACCLK5610AV-01T48C 制造商:LATTICE 制造商全稱:Lattice Semiconductor 功能描述:In-System Programmable, Enhanced Zero-Delay, Clock Generator with Universal Fan-Out Buffer
ispPAC-CLK5610AV-01T48I 功能描述:時鐘驅動器及分配 ISP 0 Dlay Clck Gen w/Unv Fan-Out Buf I RoHS:否 制造商:Micrel 乘法/除法因子:1:4 輸出類型:Differential 最大輸出頻率:4.2 GHz 電源電壓-最大: 電源電壓-最小:5 V 最大工作溫度:+ 85 C 封裝 / 箱體:SOIC-8 封裝:Reel