<thead id="m4rjo"></thead>
  • <dl id="m4rjo"></dl>
    收藏本站
    • 您好,
      買賣IC網(wǎng)歡迎您。
    • 請(qǐng)登錄
    • 免費(fèi)注冊(cè)
    • 我的買賣
    • 新采購(gòu)0
    • VIP會(huì)員服務(wù)
    • [北京]010-87982920
    • [深圳]0755-82701186
    • 網(wǎng)站導(dǎo)航
    發(fā)布緊急采購(gòu)
    • IC現(xiàn)貨
    • IC急購(gòu)
    • 電子元器件
    VIP會(huì)員服務(wù)
    • 您現(xiàn)在的位置:買賣IC網(wǎng) > PDF目錄377254 > IDT7006S55PFB (INTEGRATED DEVICE TECHNOLOGY INC) Single Synchronous Buck PWM Controller PDF資料下載
    參數(shù)資料
    型號(hào): IDT7006S55PFB
    廠商: INTEGRATED DEVICE TECHNOLOGY INC
    元件分類: DRAM
    英文描述: Single Synchronous Buck PWM Controller
    中文描述: 16K X 8 DUAL-PORT SRAM, 55 ns, PQFP64
    封裝: 14 X 14 MM, 1.40 MM HEIGHT, TQFP-64
    文件頁(yè)數(shù): 17/20頁(yè)
    文件大?。?/td> 263K
    代理商: IDT7006S55PFB
    第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)當(dāng)前第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)
    IDT7006S/L
    HIGH-SPEED 16K x 8 DUAL-PORT STATIC RAM
    MILITARY AND COMMERCIAL TEMPERATURE RANGES
    6.07
    17
    Figure 3. Busy and chip enable routing for both width and depth expansion with IDT7006 RAMs.
    2739 drw 19
    MASTER
    Dual Port
    RAM
    BUSY
    L
    BUSY
    R
    CE
    MASTER
    Dual Port
    RAM
    BUSY
    L
    BUSY
    R
    CE
    SLAVE
    Dual Port
    RAM
    BUSY
    L
    BUSY
    R
    CE
    SLAVE
    Dual Port
    RAM
    BUSY
    L
    BUSY
    R
    CE
    BUSY
    L
    BUSY
    R
    D
    applications. In some cases it may be useful to logically OR
    the busy outputs together and use any busy indication as an
    interrupt source to flag the event of an illegal or illogical
    operation. If the write inhibit function of busy logic is not
    desirable, the busy logic can be disabled by placing the part in
    slave mode with the M/
    S
    pin. Once in slave mode the
    BUSY
    pin operates solely as a write inhibit input pin. Normal opera-
    tion can be programmed by tying the
    BUSY
    pins high. If
    desired, unintended write operations can be prevented to a
    port by tying the busy pin for that port low.
    The busy outputs on the IDT 7006 RAM in master mode,
    are push-pull type outputs and do not require pull up resistors
    to operate. If these RAMs are being expanded in depth, then
    the busy indication for the resulting array requires the use of
    an external AND gate.
    WIDTH EXPANSION WITH BUSY LOGIC
    MASTER/SLAVE ARRAYS
    When expanding an IDT7006 RAM array in width while
    using busy logic, one master part is used to decide which side
    of the RAMs array will receive a busy indication, and to output
    that indication. Any number of slaves to be addressed in the
    same address range as the master, use the busy signal as a
    write inhibit signal. Thus on the IDT7006 RAM the busy pin is
    an output if the part is used as a master (M/
    S
    pin = H), and the
    busy pin is an input if the part used as a slave (M/
    S
    pin = L) as
    shown in Figure 3.
    If two or more master parts were used when expanding in
    width, a split decision could result with one master indicating
    busy on one side of the array and another master indicating
    busy on one other side of the array. This would inhibit the write
    operations from one port for part of a word and inhibit the write
    operations from the other port for the other part of the word.
    The busy arbitration, on a master, is based on the chip
    enable and address signals only. It ignores whether an access
    is a read or write. In a master/slave array, both address and
    chip enable must be valid long enough for a busy flag to be
    output from the master before the actual write pulse can be
    initiated with the R/
    W
    signal. Failure to observe this timing can
    result in a glitched internal write inhibit signal and corrupted
    SEMAPHORES
    The IDT7006 is an extremely fast Dual-Port 16K x 8 CMOS
    Static RAM with an additional 8 address locations dedicated
    to binary semaphore flags. These flags allow either processor
    on the left or right side of the Dual-Port RAM to claim a
    privilege over the other processor for functions defined by the
    system designer’s software. As an example, the semaphore
    can be used by one processor to inhibit the other from
    accessing a portion of the Dual-Port RAM or any other shared
    resource.
    The Dual-Port RAM features a fast access time, and both
    ports are completely independent of each other. This means
    that the activity on the left port in no way slows the access time
    of the right port. Both ports are identical in function to standard
    CMOS Static RAM and can be read from, or written to, at the
    same time with the only possible conflict arising from the
    simultaneous writing of, or a simultaneous READ/WRITE of,
    a non-semaphore location. Semaphores are protected against
    such ambiguous situations and may be used by the system
    program to avoid any conflicts in the non-semaphore portion
    of the Dual-Port RAM. These devices have an automatic
    power-down feature controlled by
    CE
    , the Dual-Port RAM
    enable, and
    SEM
    , the semaphore enable. The
    CE
    and
    SEM
    pins control on-chip power down circuitry that permits the
    respective port to go into standby mode when not selected.
    This is the condition which is shown in Truth Table where
    CE
    and
    SEM
    are both high.
    Systems which can best use the IDT7006 contain multiple
    processors or controllers and are typically very high-speed
    systems which are software controlled or software intensive.
    These systems can benefit from a performance increase
    offered by the IDT7006s hardware semaphores, which pro-
    vide a lockout mechanism without requiring complex pro-
    gramming.
    Software handshaking between processors offers the
    maximum in system flexibility by permitting shared resources
    to be allocated in varying configurations. The IDT7006 does
    not use its semaphore flags to control any resources through
    hardware, thus allowing the system designer total flexibility in
    相關(guān)PDF資料
    PDF描述
    IDT7006S17JB GIGATRUE 550 CAT PATCH CABLE NO BOOT 6FT YELLOW
    IDT7006S55JB HIGH-SPEED 16K x 8 DUAL-PORT STATIC RAM
    IDT7006L55JB HIGH-SPEED 16K x 8 DUAL-PORT STATIC RAM
    IDT7006S55F HIGH-SPEED 16K x 8 DUAL-PORT STATIC RAM
    IDT7006S55FB HIGH-SPEED 16K x 8 DUAL-PORT STATIC RAM
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    IDT7006S55PFI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 Dual-Port SRAM
    IDT7006S55XL 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 Dual-Port SRAM
    IDT7006S55XLB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x8 Dual-Port SRAM
    IDT7006S70F 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:HIGH-SPEED 16K x 8 DUAL-PORT STATIC RAM
    IDT7006S70FB 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:HIGH-SPEED 16K x 8 DUAL-PORT STATIC RAM
    發(fā)布緊急采購(gòu),3分鐘左右您將得到回復(fù)。

    采購(gòu)需求

    (若只采購(gòu)一條型號(hào),填寫一行即可)

    發(fā)布成功!您可以繼續(xù)發(fā)布采購(gòu)。也可以進(jìn)入我的后臺(tái),查看報(bào)價(jià)

    發(fā)布成功!您可以繼續(xù)發(fā)布采購(gòu)。也可以進(jìn)入我的后臺(tái),查看報(bào)價(jià)

    *型號(hào) *數(shù)量 廠商 批號(hào) 封裝
    添加更多采購(gòu)

    我的聯(lián)系方式

    *
    *
    *
    • VIP會(huì)員服務(wù) |
    • 廣告服務(wù) |
    • 付款方式 |
    • 聯(lián)系我們 |
    • 招聘銷售 |
    • 免責(zé)條款 |
    • 網(wǎng)站地圖

    感谢您访问我们的网站,您可能还对以下资源感兴趣:

    三级特黄60分钟在线观看,美女在线永久免费网站,边吃奶边摸下很爽视频,娇妻在厨房被朋友玩得呻吟`