參數(shù)資料
型號: IDT5V49EE901NLGI
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 4/36頁
文件大?。?/td> 0K
描述: IC PLL CLK GEN 200MHZ 32VFQFN
產(chǎn)品培訓模塊: VersaClock™ III Programmable Clocks
特色產(chǎn)品: VersaClock III Timing Devices
標準包裝: 490
系列: VersaClock™ III
類型: 時鐘發(fā)生器,多路復用器
PLL: 帶旁路
輸入: LVCMOS,LVTTL,晶體
輸出: HCSL,LVCMOS,LVDS,LVPECL,LVTTL
電路數(shù): 1
比率 - 輸入:輸出: 2:9
差分 - 輸入:輸出: 無/是
頻率 - 最大: 500MHz
除法器/乘法器: 是/是
電源電壓: 3.135 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-VFQFN 裸露焊盤
供應商設(shè)備封裝: 32-VFQFPN 裸露焊盤(4x4)
包裝: 托盤
其它名稱: 800-1914
IDT5V49EE901
EEPROM PROGRAMMABLE CLOCK GENERATOR
CLOCK SYNTHESIZER
IDT EEPROM PROGRAMMABLE CLOCK GENERATOR
12
IDT5V49EE901
REV R 092412
SEL[2:0] Function
The IDT5V49EE901 can support up to six unique
configurations. Users may pre-programmed all these
configurations, and select the configurations using SEL[2:0]
pins. Alternatively, users may use I2C interface to configure
these registers on-the-fly.
Crystal/Clock Selection
XTCLKSEL bit is used to bypass a crystal oscillator circuit
when external clock source is used.
PRIMSRC bit is used to select a primary clock from
XIN/REF and CLKIN.
SD/OE Pin Function
The polarity of the SD/OE signal pin can be programmed to
be either active HIGH or LOW with the SP bit (0x02). When
SP is “0” (default), the pin becomes active LOW and when
SP is “1”, the pin becomes active HIGH. The SD/OE pin can
be configured as either to shutdown the PLLs or to
enable/disable the outputs
Configuration OUTx IO Standard
Users can configure the individual output IO standard from
a single 3.3V power supply. Each output can support 3.3V
LVTTL. Each output pair can support LVDS, LVPECL or
HCSL. OUT0 can only be 3.3V single-ended output.
SEL2
SEL1
SEL0
Configuration Selections
0
Select CONFIG0
0
1
Select CONFIG1
0
1
0
Select CONFIG2
0
1
Select CONFIG3
1
0
Select CONFIG4
1
0
1
Select CONFIG5
1
0
Reserved (Do not use)
1
Reserved (Do not use)
PRIMSRC bit
Primary
Secondary
0XIN/REF
CLKIN
1
CLKIN
XIN/REF
CLKSEL input
0
1
CLKSEL
PRIMSRC Reference Clock
0
XIN/REF
01
CLKIN
10
CLKIN
1
XIN/REF
Clock Source
Primary Clock Source
Secondary Clock Source
SMx[1:0] Swithcing Mode
Primary to
Secondary
Secondary to
Primary
0x
Manual
No
10
Auto
Yes
No
11
Auto-Revertive
Yes
OUTn
OS
OE
SP
SD/OE Input
SH
Global Shutdown
Truth Table
SH bit SP bit OSn bit OEn bit SD/OE
OUTn
0
x
High-Z
2
0
1
0
x
Enabled
0
1
0
Enabled
0
1
Suspended
0
1
0
x
High-Z
2
0
1
0
x
Enabled
0
1
0
Suspended
0
1
Enabled
1
0
x
0
High-Z
2
1
0
1
0
Enabled
1
0
1
0
Enabled
1
0
x
0
High-Z
2
1
0
Enabled
1
0
Suspended
1x
x
1
Suspended
1
Note 1 : Global Shutdown
Note 2 : Hi-Z regardless of OEM bits
相關(guān)PDF資料
PDF描述
ICS97U870AKI IC CLK DVR PLL 1:10 40VFQFPN
X9250TS24Z-2.7 IC XDCP QUAD 256TP 100K 24-SOIC
IDTQS34X383Q3G8 IC EXCHANGE SW 32BIT BUS 80QVSOP
X9250US24Z-2.7 IC XDCP QUAD 256TP 50K 24-SOIC
X9241AWVIZ IC XDCP QUAD 4X10K EE 20-TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT5V49EE901NLGI8 功能描述:IC PLL CLK GEN 200MHZ 32VFQFN RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:VersaClock™ III 標準包裝:1,000 系列:- 類型:時鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤 供應商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱:844S012AKI-01LFT
IDT5V49EE901PGGI 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK GENERATOR
IDT5V49EE901PGGI8 制造商:Integrated Device Technology Inc 功能描述:IC CLK GEN EEPROM PROGR 28TSSOP
IDT5V49EE902-EVB 制造商:Integrated Device Technology Inc 功能描述:EVAL BOARD FOR IDT 5V49EE902
IDT5V49EE902NLGI 功能描述:IC CLOCK GEN PLL 500MHZ 32VFQFPN RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:- 類型:時鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤 供應商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱:844S012AKI-01LFT