參數(shù)資料
型號: IDT5V49EE501NLGI
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 14/33頁
文件大?。?/td> 0K
描述: IC CLOCK GEN PLL 500MHZ 24QFN
標(biāo)準(zhǔn)包裝: 75
類型: *
PLL: 帶旁路
輸入: LVCMOS,LVTTL,晶體
輸出: HCSL,LVCMOS,LVDS,LVPECL,LVTTL
電路數(shù): 1
比率 - 輸入:輸出: 3:5
差分 - 輸入:輸出: 無/是
頻率 - 最大: 500MHz
除法器/乘法器: 是/是
電源電壓: 3.135 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 24-VFQFN 裸露焊盤
供應(yīng)商設(shè)備封裝: 24-QFN(4x4)
包裝: 托盤
其它名稱: 800-2583
IDT5V49EE501
EEPROM PROGRAMMABLE CLOCK GENERATOR
CLOCK SYNTHESIZER
IDT EEPROM PROGRAMMABLE CLOCK GENERATOR
21
IDT5V49EE501
REV N 092412
AC Timing Electrical Characteristics
(Spread Spectrum Generation = OFF)
Symbol
Parameter
Test Conditions
Min.
Typ.
Max.
Units
fIN
1
Input Frequency
Input frequency limit (CLKIN)
1
200
MHz
Input frequency limit (XIN/REF)
8
100
MHz
1 / t1
Output Frequency
Single ended clock output limit (LVTTL)
0.001
200
MHz
Differential clock output limit (LVPECL/
LVDS/HCSL)
0.001
500
fVCO
VCO Frequency
VCO operating frequency range
100
1200
MHz
fPFD
PFD Frequency
PFD operating frequency range
0.5 1
100
MHz
fBW
Loop Bandwidth
Based on loop filter resistor and capacitor
values
0.01
10
MHz
t2
Input Duty Cycle
Duty Cycle for input
40
60
%
t3
Output Duty Cycle
Measured at VDD/2, all outputs except
Reference output
45
55
%
Measured at VDD/2, Reference output
40
60
%
t4 2
Slew Rate, SLEW[1:0] = 00
Single-ended 3.3V LVCMOS output clock rise
and fall time, 20% to 80% of VDD
(Output Load = 5 pF)
3.5
V/ns
Slew Rate, SLEW[1:0] = 01
Single-ended 3.3V LVCMOS output clock rise
and fall time, 20% to 80% of VDD
(Output Load = 5 pF)
2.75
Slew Rate, SLEW[1:0] = 10
Single-ended 3.3V LVCMOS output clock rise
and fall time, 20% to 80% of VDD
(Output Load = 5 pF)
2
Slew Rate, SLEW[1:0] = 11
Single-ended 3.3V LVCMOS output clock rise
and fall time, 20% to 80% of VDD
(Output Load = 5 pF)
1.25
t5
Rise Times
LVDS, 20% to 80%
600
ps
Fall Times
LVDS, 80% to 20%
600
Rise Times
LVPECL, 20% to 80%
600
ps
Fall Times
LVPECL, 80% to 20%
600
Rise Times
HCSL, From 0.175 V to 0.525 V
175
400
700
ps
Fall Times
HCSL, From 0.525 V to 0.175 V
175
400
700
t7
Clock Jitter
Peak-to-peak period jitter, 1PLL, multiple
output frequencies switching, LVTTL outputs
80
100
ps
Peak-to-peak period jitter, all 4 PLLs on,
LVTTL outputs3
200
270
ps
Peak-to-peak period jitter, 1PLL, multiple
output frequencies switching, LVPECL, LVDS
or HCSL outputs
60
80
ps
Peak-to-peak period jitter, all 4 PLLs on,
LVPECL, LVDS or HCSL outputs
120
160
ps
相關(guān)PDF資料
PDF描述
IDT5V49EE502NLGI8 IC PLL CLK GEN 200MHZ 24VQFN
IDT5V49EE702NDGI8 IC PLL CLK GEN 200MHZ 28VQFN
IDT5V49EE704NDGI8 IC PLL CLK GEN 200MHZ 28VFQFPN
IDT5V50013DCG IC CLK GENERATOR LOW EMI 8-SOIC
IDT5V50015DCG IC CLK GENERATOR LOW EMI 8SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT5V49EE501NLGI8 制造商:Integrated Device Technology Inc 功能描述:IC CLK GEN EEPROM PROGR 24QFN
IDT5V49EE502NLGI 功能描述:IC PLL CLK GEN 200MHZ 24VQFN RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時鐘/頻率合成器 PLL:無 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND
IDT5V49EE502NLGI8 功能描述:IC PLL CLK GEN 200MHZ 24VQFN RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:時鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱:844S012AKI-01LFT
IDT5V49EE503NLGI 制造商:Integrated Device Technology Inc 功能描述:IC CLOCK GENERATOR 24QFN
IDT5V49EE503NLGI8 制造商:Integrated Device Technology Inc 功能描述:IC CLK GEN EEPROM PROGR 24QFN