
Preliminary
PowerNP NPe405L Embedded Processor Data Sheet
50
Trace Interface
[TrcClk]
[TS1E]
[TS2E]
[TS1O]
[TS2O]
[TS3:6]
SDRAM Interface
BA1:0
BankSe3:0
CAS
ClkEn0:1
DQM0:3
DQMCB
ECC0:7
MemAddr12:00
MemClkOut0:1
MemData00:31
RAS
WE
External Peripheral Bus Interface
[DMAReq0:3]
[DMAAck0:3]
[EOT0:3/TC0:3]
PerAddr04:31
PerBLast
PerCS0:3
PerData00:15
PerOE
PerPar0:1
PerR/W
PerReady
PerWBE0:1
PerClk
PerErr
[PerWE]
n/a
n/a
n/a
n/a
n/a
n/a
n/a
n/a
n/a
n/a
n/a
n/a
8.7
5.8
5.7
5.3
5.3
5.4
1.2
1.2
1.2
1
1
1
12
12
12
12
12
12
8
8
8
8
8
8
n/a
n/a
n/a
n/a
n/a
n/a
1.8
n/a
n/a
1.8
n/a
n/a
n/a
n/a
n/a
n/a
n/a
n/a
0.3
n/a
n/a
0.3
n/a
n/a
5.5
4.6
5.3
3.9
4.7
4.7
4.5
5.5
0.4
4.4
5.7
5.4
1.5
1
1.4
1
1
1
1
1.4
-1.2
1
1.6
1.4
19
19
19
40
19
19
19
19
19
19
19
19
12
12
12
25
12
12
12
12
12
12
12
12
SysClk
SysClk
SysClk
SysClk
SysClk
SysClk
SysClk
SysClk
SysClk
SysClk
SysClk
SysClk
1, 2
2
1, 2
2
2
2
2
1, 2
2, 3
2
1, 2
1, 2
4.1
n/a
3.7
n/a
n/a
n/a
3.9
n/a
2.7
n/a
6.2
n/a
n/a
3.5
n/a
0
5.5
5.9
6.7
6.5
5.6
5.5
7.1
5.7
6.4
5.7
n/a
5.7
0.5
n/a
7
1.1
1.1
1.2
0.9
1.4
1.3
1
1.4
0.9
1.4
n/a
1.3
-0.9
n/a
1.3
n/a
12
12
17
12
12
17
12
17
12
n/a
12
17
n/a
12
n/a
8
8
11
8
8
11
8
11
8
n/a
8
11
n/a
8
PerClk
PerClk
PerClk
PerClk
PerClk
PerClk
PerClk
PerClk
PerClk
PerClk
PerClk
PerClk
PLB Clk
PerClk
n/a
-0.1
n/a
n/a
n/a
1
n/a
0
n/a
-0.5
n/a
n/a
-0.6
n/a
4
I/O Specifications—266MHz
(Part 2 of 2)
Notes:
1. Ethernet interface meets timing requirements as defined by IEEE 802.3 standard.
2.
The SDRAM command interface is configurable through SDRAM0_TR[LDF] to provide a 2 to 4 cycle delay before the
command is used by SDRAM. Output times in table are in cycle 1.
3. SDRAM I/O timings are specified relative to a SysClk terminated in a lumped 10pF load.
4. SDRAM interface hold times are guaranteed at the NPe405L package pin. System designers must use the NPe405L
IBIS model (available from
www.chips.ibm.com
) to ensure their clock distribution topology minimizes loading and
reflections, and that the relative delays on clock wiring do not exceed the delays on other SDRAM signal wiring.
5. PerClk rising edge at package pin with a 10pF load trails the internal PLB clock by approximately 0.8ns.
Signal
Input (ns)
Output (ns)
Output Current (mA)
I/O H
(maximum)
Clock
Notes
Setup Time
(T
IS
min)
Hold Time
T
IH
min)
Valid Delay
(T
OV
max)
Hold Time
(T
OH
min)
I/O L
(minimum)