參數(shù)資料
型號: GS816136D-133I
廠商: Electronic Theatre Controls, Inc.
英文描述: PCB Header; No. of Contacts:72; Pitch Spacing:0.1"; No. of Rows:2; Series:929; Body Material:Glass-Filled Polyester; Contact Material:Copper Alloy; Contact Plating:Tin-Lead Over Nickel; Mounting Type:PCB Straight Thru Hole RoHS Compliant: Yes
中文描述: 165焊球BGA封裝?x18 Commom的I / O?頂視圖(D組)
文件頁數(shù): 30/40頁
文件大?。?/td> 1391K
代理商: GS816136D-133I
Rev: 2.12 9/2002
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
22/32
1999, Giga Semiconductor, Inc.
GS816118/36T-250/225/200/166/150/133
Sleep Mode
During normal operation, ZZ must be pulled low, either by the user or by its internal pull down resistor. When ZZ is pulled high,
the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to
low, the SRAM operates normally after ZZ recovery time.
Sleep mode is a low current, power-down mode in which the device is deselected and current is reduced to I
SB
2. The duration of
Sleep mode is dictated by the length of time the ZZ is in a High state. After entering Sleep mode, all inputs except ZZ become
disabled and all outputs go to High-Z The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep mode.
When the ZZ pin is driven high, I
SB
2 is guaranteed after the time tZZI is met. Because ZZ is an asynchronous input, pending
operations or operations in progress may not be properly completed if ZZ is asserted. Therefore, Sleep mode must not be initiated
until valid pending operations are completed. Similarly, when exiting Sleep mode during tZZR, only a Deselect or Read commands
may be applied while the SRAM is recovering from Sleep mode.
Sleep Mode Timing Diagram
Application Tips
Single and Dual Cycle Deselect
SCD devices (like this one) force the use of “dummy read cycles” (read cycles that are launched normally but that are ended with
the output drivers inactive) in a fully synchronous environment. Dummy read cycles waste performance but their use usually
assures there will be no bus contention in transitions from reads to writes or between banks of RAMs. DCD SRAMs do not waste
bandwidth on dummy cycles and are logically simpler to manage in a multiple bank application (wait states need not be inserted at
bank address boundary crossings) but greater care must be exercised to avoid excessive bus contention.
JTAG Port Operation
Overview
The JTAG Port on this RAM operates in a manner that is compliant with IEEE Standard 1149.1-1990, a serial boundary scan
interface standard (commonly referred to as JTAG). The JTAG Port input interface levels scale with V
DD
. The JTAG output
drivers are powered by V
DDQ
.
Disabling the JTAG Port
It is possible to use this device without utilizing the JTAG port. The port is reset at power-up and will remain inactive unless
clocked. TCK, TDI, and TMS are designed with internal pull-up circuits.To assure normal operation of the RAM with the JTAG
CK
ADSP
ADSC
tH
tKH tKL
tKC
tS
ZZ
tZZR
tZZH
tZZS
~
~
~
~
Snooze
~
~
~
~
~
相關(guān)PDF資料
PDF描述
GS816136D-150 PCB Header; No. of Contacts:72; Pitch Spacing:0.1"; No. of Rows:2; Series:929; Body Material:Glass-Filled Polyester; Contact Material:Copper Alloy; Contact Plating:Tin; Leaded Process Compatible:Yes RoHS Compliant: Yes
GS816136D-150I 165 Bump BGA?x18 Commom I/O?Top View (Package D)
GS816136D-166 165 Bump BGA?x18 Commom I/O?Top View (Package D)
GS816136D-166I 2 ROW 4PIN 30U GOLD
GS816136D-200 2 ROW, 4PIN, 30 U GOLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS816136D-150 制造商:未知廠家 制造商全稱:未知廠家 功能描述:165 Bump BGA?x18 Commom I/O?Top View (Package D)
GS816136D-150I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:165 Bump BGA?x18 Commom I/O?Top View (Package D)
GS816136D-166 制造商:未知廠家 制造商全稱:未知廠家 功能描述:165 Bump BGA?x18 Commom I/O?Top View (Package D)
GS816136D-166I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:165 Bump BGA?x18 Commom I/O?Top View (Package D)
GS816136D-200 制造商:未知廠家 制造商全稱:未知廠家 功能描述:165 Bump BGA?x18 Commom I/O?Top View (Package D)