參數(shù)資料
型號: G4WP
英文描述: G4 Architecture White Paper
中文描述: 四國集團架構(gòu)白皮書
文件頁數(shù): 3/6頁
文件大?。?/td> 100K
代理商: G4WP
3
Store Miss Merging
If the MPC750 has two store misses to the same
cache block, the second store must wait until the
entire cache block is loaded before it can write its
data. By contrast, the MPC74xx merges several
stores to the same cache block. If enough stores
merge to write all 32 bytes of the cache line, then no
data needs to be loaded from the bus, and an
address-only transaction is broadcast instead.
Allocate on Reload
The MPC750 has a cache line replacement policy of
‘a(chǎn)llocate on miss.’ When a miss occurs, the
MPC750 immediately identi
fi
es a victim block to
be castout. If a subsequent transaction needs to
access this victim block, the block will already have
been marked invalid and the transaction must reload
the recently castout data from the bus. This
thrashing generates unnecessary traf
fi
c on the bus.
The MPC74xx, however, does not identify the
victim block until after the requested block
fi
ll
occurs. This cache line replacement policy of
‘a(chǎn)llocate on reload’ applies to both the L1 and L2
caches. If a subsequent transaction to another block
in the same set occurs during the reload, the access
hits (because no block in the set has been identi
fi
ed
as the victim block yet), and no additional bus
access is necessary. When the goal is maximum I/O
bandwidth, keeping accesses off the bus is just as
important as reducing the latency of transactions on
the bus.
Benefit 4. Larger Backside Cache with
Better Throughput and
Improved Reliability
The MPC750 has access to only 1MB of backside
L2 cache, while the MPC7400/MPC7410 supports
up to 2MB of backside L2 cache (optionally
con
fi
gurable as direct-mapped memory space—see
Bene
fi
t 5). The MPC7450 supports 256kB of
on-chip L2 as well as up to 2MB of backside L3.
These additional cache resources maximize the hit
rate and minimize the use of the long-latency
system bus.
For superior cache performance and reliability, the
MPC7450 adds DDR SRAM support and address
parity on the L3 bus. The MPC750 interfaces only
to synchronous burst SRAMs or late-write SRAMs
on the L2 bus and does not support L2 address
parity.
Benefit 5. Private Storage to Off-Load
Traffic from System Bus
One enhancement introduced in the MPC755 and
featured in some G4 implementations is the option
to use a portion (or all) of the backside cache space
as private memory storage. The MPC750 does not
support this feature. When the private memory
storage feature is enabled in the L2 of a MPC7410
system or the L3 of a MPC7450 system, the
external cache memory can be partitioned, such that
some of the memory operates normally as cache
while some of the memory functions as a
direct-mapped address space. The direct-mapped
memory space is often used for storage of critical
sections of code (such as interrupt routines) or for a
data set requiring repeated manipulation. In either
case, accesses to this range of addresses do not
consume valuable bandwidth on the system bus.
Benefit 6. System Bus Improvements
While the MPC750 supports a maximum of
100MHz on the system bus, the MPC74xx supports
up to 133MHz. Using the same assumptions
described in Bene
fi
t 1, we can derive the bus
bandwidth for the MPC74xx processors with a
133MHz bus and add this data to the comparison:
Note that an upgrade from the MPC750 at 100MHz
to a MPC74xx at 133MHz can produce a sustained
system bus bandwidth improvement of more than
3x.
Another system bus improvement added to the
MPC7440/MPC7450 is support for a larger address
space via a new 36-bit extended addressing mode,
in addition to support for the 32-bit addressing
mode of the MPC750 and MPC7400/MPC7410.
Comparison of Bus Bandwidths in
(Mbytes/sec.)
Device and Bus Frequency
Peak
Maximum
Sustained
MPC750
100MHz
800
640
246
MPC74xx
100MHz
800
640
640
MPC74xx
133MHz
1064
851
851
F
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
.
相關(guān)PDF資料
PDF描述
G5364D-3 x8 ROM (Mask Programmable)
G5364D-4 x8 ROM (Mask Programmable)
G5364P-3 x8 ROM (Mask Programmable)
G5364P-4 x8 ROM (Mask Programmable)
G5365D-3 x8 ROM (Mask Programmable)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
G4X1.5BL6 功能描述:DUCT SLOT PVC BLK 4X1.5"(6=6') RoHS:否 類別:線纜,導(dǎo)線 - 管理 >> 布線管,配線管道 系列:PANDUCT® 標準包裝:6 系列:PANDUCT® 布線管類型:實心(線槽),單通道 高度:0.560"(14.20mm) 長度:6.00'(1.83m) 寬:0.630"(16.00mm) 安裝類型:- 特點:- 材質(zhì):PVC 顏色:淺灰
G4X1.5BL6-A 制造商:Panduit Corp 功能描述:Call vendor for pricing
G4X1.5DG6 功能描述:DUCT SLOT PVC DGRY 4X1.5"(6=6') RoHS:否 類別:線纜,導(dǎo)線 - 管理 >> 布線管,配線管道 系列:PANDUCT® 標準包裝:6 系列:PANDUCT® 布線管類型:實心(線槽),單通道 高度:0.560"(14.20mm) 長度:6.00'(1.83m) 寬:0.630"(16.00mm) 安裝類型:- 特點:- 材質(zhì):PVC 顏色:淺灰
G4X1.5DG6-A 制造商:Panduit Corp 功能描述:Call vendor for pricing
G4X1.5LG6 功能描述:電線導(dǎo)管 TYPE G 4.0 X 1.5 6 FOOT SECTION RoHS:否 制造商:Panduit 類型:Slotted SideWall Open finger design wiring cut 材料:Polypropylene 顏色:Light Gray 大小: 最大光束直徑: 抗拉強度: 外部導(dǎo)管寬度:25 mm 外部導(dǎo)管高度:25 mm