參數(shù)資料
型號(hào): FM27C512Q120
廠商: FAIRCHILD SEMICONDUCTOR CORP
元件分類(lèi): DRAM
英文描述: Cable; Number of Conductors:7; Conductor Size AWG:22; No. Strands x Strand Size:7 x 30; Leaded Process Compatible:Yes; Voltage Nom.:300V RoHS Compliant: Yes
中文描述: 64K X 8 UVPROM, 120 ns, CDIP28
封裝: WINDOWED, CERDIP-28
文件頁(yè)數(shù): 7/10頁(yè)
文件大?。?/td> 100K
代理商: FM27C512Q120
7
www.fairchildsemi.com
F
FM27C512
Functional Description
DEVICE OPERATION
The six modes of operation of the EPROM are listed in Table1. It
should be noted that all inputs for the six modes are at TTL levels.
The power supplies required are V
CC
and OE/V
PP
. The OE/V
PP
power supply must be at 12.75V during the three programming
modes, and must be at 5V in the other three modes. The V
CC
power supply must be at 6.5V during the three programming
modes, and at 5V in the other three modes.
Read Mode
The EPROM has two control functions, both of which must be
logically active in order to obtain data at the outputs. Chip Enable
(CE/PGM) is the power control and should be used for device
selection. Output Enable (OE/V
PP
) is the output control and should
be used to gate data to the output pins, independent of device
selection. Assuming that addresses are stable, address access
time (t
ACC
) is equal to the delay from CE to output (t
CE
). Data is
available at the outputs t
after the falling edge of OE, assuming
that CE has been low and addresses have been stable for at least
t
ACC
t
OE
.
Standby Mode
The EPROM has a standby mode which reduces the active power
dissipation by over 99%, from 220 mW to 0.55 mW. The EPROM
is placed in the standby mode by applying a CMOS high signal to
the CE/PGM input. When in standby mode, the outputs are in a
high impedance state, independent of the OE input.
Output Disable
The EPROM is placed in output disable by applying a TTL high
signal to the OE input. When in output disable all circuitry is
enabled, except the outputs are in a high impedance state (TRI-
STATE).
Output OR-Typing
Because the EPROM is usually used in larger memory arrays,
Fairchild has provided a 2-line control function that accommo-
dates this use of multiple memory connections. The 2-line control
function allows for:
1. the lowest possible memory power dissipation, and
2. complete assurance that output bus contention will not
occur.
To most efficiently use these two control lines, it is recommended
that CE/PGM be decoded and used as the primary device select-
ing function, while OE/V
PP
be made a common connection to all
devices in the array and connected to the READ line from the
system control bus.
This assures that all deselected memory devices are in their low
power standby modes and that the output pins are active only
when data is desired from a particular memory device.
Programming
CAUTION: Exceeding 14V on pin 22 (OE/V
PP
) will damage the
EPROM.
Initially, and after each erasure, all bits of the EPROM are in the
1
s
state. Data is introduced by selectively programming
0
s
into the desired bit locations. Although only
0
s
will be pro-
grammed, both
1
s
and
0
s
can be presented in the data word.
The only way to change a
0
to a
1
is by ultraviolet light erasure.
The EPROM is in the programming mode when the OE/V
is at
12.75V. It is required that at least a 0.1
μ
F capacitor be placed
across V
CC
to ground to suppress spurious voltage transients
which may damage the device. The data to be programmed is
applied 8 bits in parallel to the data output pins. The levels required
for the address and data inputs are TTL.
When the address and data are stable, an active low, TTL program
pulse is applied to the CE/PGM input. A program pulse must be
applied at each address location to be programmed.
The EPROM is programmed with the Turbo Programming Algo-
rithm shown in Figure 1. Each Address is programmed with a
series of 50
μ
s pulses until it verifies good, up to a maximum of 10
pulses. Most memory cells will program with a single 50
μ
s pulse.
(The standard National Semiconductor Algorithm may also be
used but it will have longer programming time.)
The EPROM must not be programmed with a DC signal applied to
the CE/PGM input.
Programming multiple EPROM in parallel with the same data can
be easily accomplished due to the simplicity of the programming
requirements. Like inputs of the parallel EPROM may be con-
nected together when they are programmed with the same data.
A low level TTL pulse applied to the CE/PGM input programs the
paralleled EPROM.
Program Inhibit
Programming multiple EPROMs in parallel with different data is
also easily accomplished. Except for CE/PGM all like inputs
(including OE/V
PP
) of the parallel EPROMs may be common. A
TTL low level program pulse applied to an EPROM
s CE/PGM
input with OE/V
PP
at 12.75V will program that EPROM. A TTL high
level CE/PGM input inhibits the other EPROMs from being pro-
grammed.
Program Verify
A verify should be performed on the programmed bits to determine
whether they were correctly programmed. The verify is accom-
plished with OE/V
and CE at V
IL
. Data should be verified T
DV
after the falling edge of CE.
AFTER PROGRAMMING
Opaque labels should be placed over the EPROM window to
prevent unintentional erasure. Covering the window will also
prevent temporary functional failure due to the generation of photo
currents.
MANUFACTURER’S IDENTIFICATION CODE
The EPROM has a manufacturer
s identification code to aid in
programming. When the device is inserted in an EPROM pro-
grammer socket, the programmer reads the code and then
automatically calls up the specific programming algorithm for the
part. This automatic programming control is only possible with
programmers which have the capability of reading the code.
The Manufacturer
s Identification code, shown in Table 2, specifi-
cally identifies the manufacturer and device type. The code for
FM27C512 is
8F85
, where
8F
designates that it is made by
Fairchild Semiconductor, and
85
designates a 512K part.
The code is accessed by applying 12V
±
0.5V to address pin A9.
Addresses A1
A8, A10
A16, and all control pins
相關(guān)PDF資料
PDF描述
FM27C512Q150 30#22 PVC PVC RoHS Compliant: Yes
FM27C512NE120 Capacitors
FM27C512NE150 Capacitors.. 100 PIECE MIN.. NC/NR
FM27C512Q90 524,288-Bit (64K x 8) High Performance CMOS EPROM
FM27C512QE120 524,288-Bit (64K x 8) High Performance CMOS EPROM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
FM27C512Q150 功能描述:可擦除可編程ROM DIP-28 RoHS:否 制造商:Maxim Integrated 類(lèi)型: 存儲(chǔ)容量:1024 bit 組織:1 K x 1 接口類(lèi)型: 工作電流:5 uA 編程電壓: 工作電源電壓:2.8 V to 6 V 最大工作溫度:+ 85 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:TO-92
FM27C512Q90 功能描述:可擦除可編程ROM DIP-28 RoHS:否 制造商:Maxim Integrated 類(lèi)型: 存儲(chǔ)容量:1024 bit 組織:1 K x 1 接口類(lèi)型: 工作電流:5 uA 編程電壓: 工作電源電壓:2.8 V to 6 V 最大工作溫度:+ 85 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:TO-92
FM27C512Q-90 制造商:未知廠家 制造商全稱:未知廠家 功能描述:524288-Bit (64Kx 8) High Performance CMOS EPROM(95.70 k)
FM27C512QE120 功能描述:可擦除可編程ROM DIP-28 RoHS:否 制造商:Maxim Integrated 類(lèi)型: 存儲(chǔ)容量:1024 bit 組織:1 K x 1 接口類(lèi)型: 工作電流:5 uA 編程電壓: 工作電源電壓:2.8 V to 6 V 最大工作溫度:+ 85 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:TO-92
FM27C512QE-120 制造商:未知廠家 制造商全稱:未知廠家 功能描述:524288-Bit (64Kx 8) High Performance CMOS EPROM(95.70 k)