I2C SERIAL INTERFACE
參數(shù)資料
型號: EVAL-AD5390EBZ
廠商: Analog Devices Inc
文件頁數(shù): 20/44頁
文件大?。?/td> 0K
描述: BOARD EVALUATION FOR AD5390
產(chǎn)品培訓(xùn)模塊: DAC Architectures
標(biāo)準(zhǔn)包裝: 1
DAC 的數(shù)量: 16
位數(shù): 14
采樣率(每秒): 125k
數(shù)據(jù)接口: 串行
設(shè)置時間: 8µs
DAC 型: 電壓
工作溫度: -40°C ~ 85°C
已供物品: 板,CD
已用 IC / 零件: AD5390
相關(guān)產(chǎn)品: AD5390BCPZ-3-REEL7-ND - IC DAC 14BIT 16CH 3V I2C 64LFCSP
AD5390BCPZ-5-ND - IC DAC 14BIT 16CHAN 5V 64LFCSP
AD5390BSTZ-3-ND - IC DAC 14BIT 16CHAN 3V 52LQFP
AD5390BCPZ-5-REEL7-ND - IC DAC 14BIT 16CHAN 5V 64LFCSP
AD5390BCPZ-5-REEL-ND - IC DAC 14BIT 16CHAN 5V 64LFCSP
AD5390BCPZ-3-REEL-ND - IC DAC 14BIT 16CHAN 3V 64LFCSP
AD5390BSTZ-5-ND - IC DAC 14BIT I2C 16CH 52-LQFP
AD5390BCPZ-3-ND - IC DAC 14BIT I2C 16CH 3V 64LFCSP
Data Sheet
AD5390/AD5391/AD5392
Rev. E | Page 27 of 44
I2C SERIAL INTERFACE
The AD5390/AD5391/AD5392 feature an I2C-compatible
2-wire interface consisting of a serial data line (SDA) and a
serial clock line (SCL). SDA and SCL facilitate communication
between the DACs and the master at rates up to 400 kHz.
Figure 6 shows the 2-wire interface timing diagram.
When selecting the I2C operating mode by configuring the
SPI/I2C pin to Logic 0, the device is connected to the I2C bus
as a slave device, that is, no clock is generated by the device.
The AD5390/AD5391/AD5392 have a 7-bit slave address 1010 1
(AD1)(AD0). The five MSBs are hard-coded and the two LSBs
are determined by the state of the AD1 and AD0 pins. The
hardware configuration facility for the AD1 and AD0 pins
allows four of these devices to be configured on the bus.
I2C Data Transfer
One data bit is transferred during each SCL clock cycle. The
data on SDA must remain stable during the high period of the
SCL clock pulse. Changes in SDA while SCL is high are control
signals that configure START and STOP conditions. Both SDA
and SCL are pulled high by the external pull-up resistors when
the I2C bus is not busy.
START and STOP Conditions
A master device initiates communication by issuing a START
condition. A START condition is a high-to-low transition on
SDA with SCL high. A STOP condition is a low-to-high trans-
ition on SDA, while SCL is high. A START condition from the
master signals the beginning of a transmission to the AD539x.
The STOP condition frees the bus. If a repeated START
condition (Sr) is generated instead of a STOP condition, the
bus remains active.
Repeated START Condition
A repeated START (Sr) condition may indicate a change of data
direction on the bus. Sr may be used when the bus master is
writing to several I2C devices and does not want to relinquish
control of the bus.
Acknowledge Bit (ACK)
The acknowledge bit (ACK) is the ninth bit attached to any 8-bit
data-word. An ACK is always generated by the receiving device.
The AD539x devices generate an ACK when receiving an address
or data by pulling SDA low during the ninth clock period.
Monitoring the ACK allows for detection of unsuccessful data
transfers. An unsuccessful data transfer occurs if a receiving
device is busy or if a system fault has occurred. In the event of
an unsuccessful data transfer, the bus master should reattempt
communication.
AD539X Slave Addresses
A bus master initiates communication with a slave device by
issuing a START condition followed by the 7-bit slave address.
When idle, the AD539x device waits for a START condition
followed by its slave address. The LSB of the address word is
the read/write (R/W) bit. The AD539x devices are receive
devices only and R/W = 0 when communicating with them.
After receiving the proper address 1010 1(AD1) (AD0), the
AD539x issues an ACK by pulling SDA low for one clock cycle.
The AD539x has four user-programmable addresses determined
by the AD1 and AD0 bits.
相關(guān)PDF資料
PDF描述
MIC2026-1YM TR IC SW DISTRIBUTION 2CHAN 8SOIC
EVAL-AD5680EBZ BOARD EVAL FOR AD5680
NRS6010T1R5MMGF INDUCTOR POWER 1.5UH 1.9A SMD
0210490965 CABLE JUMPER 1.25MM .030M 27POS
NR6045T680M INDUCTOR 68UH 900MA 20% SMD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD5391EB 制造商:Analog Devices 功能描述:EVALUATION BOARD I.C. - Bulk 制造商:Rochester Electronics LLC 功能描述:
EVAL-AD5391EBZ 功能描述:BOARD EVALUATION FOR AD5391 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5392EB 制造商:Analog Devices 功能描述:EVAL BD FOR 8-/16CH, 3V/5 V, SERL INPUT, SGL-SUPPLY,12-/14BI - Bulk
EVAL-AD5392EBZ 功能描述:BOARD EVAL FOR AD5392 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5398AEBZ 制造商:AD 制造商全稱:Analog Devices 功能描述:120 mA, Current Sinking, 10-Bit, I2C DAC