參數(shù)資料
型號: EV-ADF4360-7EB1Z
廠商: Analog Devices Inc
文件頁數(shù): 9/28頁
文件大小: 0K
描述: BOARD EVAL FOR ADF4360-7
標準包裝: 1
主要目的: 計時,頻率合成器
嵌入式:
已用 IC / 零件: ADF4360-7
主要屬性: 帶 VCO 的單路整數(shù)-N PLL
次要屬性: 900MHz,200kHz PFD
已供物品: 板,纜線,CD
Data Sheet
ADF4360-7
Rev. D | Page 17 of 28
POWER-UP
Power-Up Sequence
The correct programming sequence for the ADF4360-7 after
power-up is:
1. R counter latch
2. Control latch
3. N counter latch
Initial Power-Up
Initial power-up refers to programming the part after the
application of voltage to the AVDD, DVDD, VVCO and CE pins. On
initial power-up, an interval is required between programming
the control latch and programming the N counter latch. This
interval is necessary to allow the transient behavior of the
ADF4360-7 during initial power-up to settle.
During initial power-up, a write to the control latch powers up
the part, and the bias currents of the VCO begin to settle. If
these currents have not settled to within 10% of their steady-
state value, and if the N counter latch is then programmed, the
VCO may not oscillate at the desired frequency, which does not
allow the band select logic to choose the correct frequency
band, and the ADF4360-7 may not achieve lock. If the recom-
mended interval is inserted, and the N counter latch is pro-
grammed, the band select logic can choose the correct frequen-
cy band, and the part locks to the correct frequency.
The duration of this interval is affected by the value of the
capacitor on the CN pin (Pin 14). This capacitor is used to
reduce the close-in noise of the ADF4360-7 VCO. The
recommended value of this capacitor is 10 F. Using this value
requires an interval of ≥10 ms between the latching in of the
control latch bits and latching in of the N counter latch bits. If a
shorter delay is required, the capacitor can be reduced. A slight
phase noise penalty is incurred by this change, which is further
explained in the Table 10.
Table 10. CN Capacitance vs. Interval and Phase Noise
CN Value
Recommended Interval Between
Control Latch and N Counter Latch
Open-Loop Phase Noise @ 10 kHz
Offset (L1 and L2 = 1.0 nH)
Open-Loop Phase Noise @ 10 kHz
Offset (L1 and L2 = 13.0 nH)
10 F
≥10 ms
90 dBc
99 dBc
440 nF
≥ 600 s
88 dBc
97 dBc
CLOCK
POWER-UP
DATA
LE
R COUNTER
LATCH DATA
CONTROL
LATCH DATA
N COUNTER
LATCH DATA
REQUIRED INTERVAL
CONTROL LATCH WRITE TO
N COUNTER LATCH WRITE
04441-026
Figure 22. ADF4360-7 Power-Up Timing
相關(guān)PDF資料
PDF描述
RCC15DRTF CONN EDGECARD 30POS DIP .100 SLD
RSA06DRMH-S288 CONN EDGECARD 12POS .125 EXTEND
SLF7055T-1R5N4R0-3PF INDUCTOR POWER 1.5UH 4.0A SMD
RCC18DRAN CONN EDGECARD 36POS R/A .100 SLD
RMA06DRMH-S288 CONN EDGECARD 12POS .125 EXTEND
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EV-ADF4360-8EB1Z 功能描述:BOARD EVALUATION FOR ADF4360-8 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標準包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EV-ADF4360-9EB1Z 功能描述:BOARD EVAL FOR ADF4360-9 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標準包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EV-ADF4602EB3ZTST 制造商:Analog Devices 功能描述:BASEBAND ADAPTER BOARD - Boxed Product (Development Kits)
EV-ADUCRF101MK1Z 制造商:Analog Devices 功能描述:EVALUATION BOARD WITH USB - Boxed Product (Development Kits)
EV-ADUCRF101MK1ZU1 制造商:Analog Devices 功能描述:DEVELOPMENT TOOL - Boxed Product (Development Kits)