<rp id="a5lmu"><form id="a5lmu"><acronym id="a5lmu"></acronym></form></rp>
  • <samp id="a5lmu"><dl id="a5lmu"></dl></samp>
  • <span id="a5lmu"><dd id="a5lmu"></dd></span>
    <form id="a5lmu"><meter id="a5lmu"></meter></form>
  • <code id="a5lmu"></code>
  • 參數(shù)資料
    型號(hào): EPM7256AETC100-7
    廠商: Altera
    文件頁(yè)數(shù): 14/64頁(yè)
    文件大?。?/td> 0K
    描述: IC MAX 7000 CPLD 256 100-TQFP
    標(biāo)準(zhǔn)包裝: 270
    系列: MAX® 7000A
    可編程類(lèi)型: 系統(tǒng)內(nèi)可編程
    最大延遲時(shí)間 tpd(1): 7.5ns
    電壓電源 - 內(nèi)部: 3 V ~ 3.6 V
    邏輯元件/邏輯塊數(shù)目: 16
    宏單元數(shù): 256
    門(mén)數(shù): 5000
    輸入/輸出數(shù): 84
    工作溫度: 0°C ~ 70°C
    安裝類(lèi)型: 表面貼裝
    封裝/外殼: 100-TQFP
    供應(yīng)商設(shè)備封裝: 100-TQFP(14x14)
    包裝: 托盤(pán)
    產(chǎn)品目錄頁(yè)面: 604 (CN2011-ZH PDF)
    其它名稱(chēng): 544-2351
    Altera Corporation
    21
    MAX 7000A Programmable Logic Device Data Sheet
    Table 8. MAX 7000A JTAG Instructions
    JTAG Instruction
    Description
    SAMPLE/PRELOAD
    Allows a snapshot of signals at the device pins to be captured and examined during
    normal device operation, and permits an initial data pattern output at the device pins
    EXTEST
    Allows the external circuitry and board-level interconnections to be tested by forcing a
    test pattern at the output pins and capturing test results at the input pins
    BYPASS
    Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST
    data to pass synchronously through a selected device to adjacent devices during normal
    device operation
    IDCODE
    Selects the IDCODE register and places it between the TDI and TDO pins, allowing the
    IDCODE to be serially shifted out of TDO
    USERCODE
    Selects the 32-bit USERCODE register and places it between the TDI and TDO pins,
    allowing the USERCODE value to be shifted out of TDO. The USERCODE instruction is
    available for MAX 7000AE devices only
    UESCODE
    These instructions select the user electronic signature (UESCODE) and allow the
    UESCODE to be shifted out of TDO. UESCODE instructions are available for EPM7128A
    and EPM7256A devices only.
    ISP Instructions
    These instructions are used when programming MAX 7000A devices via the JTAG ports
    with the MasterBlaster, ByteBlasterMV, or BitBlaster download cable, or using a Jam
    STAPL File, JBC File, or SVF File via an embedded processor or test equipment.
    相關(guān)PDF資料
    PDF描述
    TAP476M006SRS CAP TANT 47UF 6.3V 20% RADIAL
    HCM10DSXH CONN EDGECARD 20POS DIP .156 SLD
    TAP476M006CRS CAP TANT 47UF 6.3V 20% RADIAL
    F931E156KCC CAP TANT 15UF 25V 10% 2312
    AP1117K33L-U IC REG LDO 3.3V 1A TO-263
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    EPM7256AETC100-7N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 256 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    EPM7256AETC144-10 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 256 Macro 36 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    EPM7256AETC14410N 制造商:Altera Corporation 功能描述:CPLD MAX 7000 256 MACROCELLS TQFP144 制造商:Altera Corporation 功能描述:CPLD, MAX 7000, 256 MACROCELLS, TQFP144
    EPM7256AETC144-10N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 7000 256 Macro 36 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
    EPM7256AETC1445 制造商:Altera Corporation 功能描述: