<p id="qd7zj"></p><dfn id="qd7zj"></dfn>

    <blockquote id="qd7zj"></blockquote>

      <strong id="qd7zj"></strong>

      收藏本站
      • 您好,
        買賣IC網(wǎng)歡迎您。
      • 請登錄
      • 免費注冊
      • 我的買賣
      • 新采購0
      • VIP會員服務
      • [北京]010-87982920
      • [深圳]0755-82701186
      • 網(wǎng)站導航
      發(fā)布緊急采購
      • IC現(xiàn)貨
      • IC急購
      • 電子元器件
      VIP會員服務
      • 您現(xiàn)在的位置:買賣IC網(wǎng) > PDF目錄97921 > EP20K400FI672-1ES FPGA PDF資料下載
      參數(shù)資料
      型號: EP20K400FI672-1ES
      英文描述: FPGA
      中文描述: FPGA的
      文件頁數(shù): 66/114頁
      文件大?。?/td> 1623K
      代理商: EP20K400FI672-1ES
      第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁當前第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁
      Altera Corporation
      55
      APEX 20K Programmable Logic Device Family Data Sheet
      SignalTap
      Embedded
      Logic Analyzer
      APEX 20K devices include device enhancements to support the SignalTap
      embedded logic analyzer. By including this circuitry, the APEX 20K
      device provides the ability to monitor design operation over a period of
      time through the IEEE Std. 1149.1 (JTAG) circuitry; a designer can analyze
      internal logic at speed without bringing internal signals to the I/O pins.
      This feature is particularly important for advanced packages such as
      FineLine BGA packages because adding a connection to a pin during the
      debugging process can be difficult after a board is designed and
      manufactured.
      IEEE Std.
      1149.1 (JTAG)
      Boundary-Scan
      Support
      All APEX 20K devices provide JTAG BST circuitry that complies with the
      IEEE Std. 1149.1-1990 specification. The EP20K1500E device supports the
      JTAG BYPASS instruction and the SignalTap instructions. JTAG
      boundary-scan testing can be performed before or after configuration, but
      not during configuration. APEX 20K devices can also use the JTAG port
      for configuration with the Quartus II software or with hardware using
      either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20K
      devices (except the EP20K1500E) use the JTAG port to monitor the logic
      operation of the device with the SignalTap embedded logic analyzer.
      APEX 20K devices support the JTAG instructions shown in Table 19.
      Note:
      (1)
      The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.
      Table 19. APEX 20K JTAG Instructions
      JTAG Instruction
      Description
      SAMPLE/PRELOAD
      Allows a snapshot of signals at the device pins to be captured and examined during
      normal device operation, and permits an initial data pattern to be output at the device
      pins. Also used by the SignalTap embedded logic analyzer.
      EXTEST
      Allows the external circuitry and board-level interconnections to be tested by forcing a
      test pattern at the output pins and capturing test results at the input pins.
      BYPASS
      (1)
      Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST
      data to pass synchronously through selected devices to adjacent devices during
      normal device operation.
      USERCODE
      Selects the 32-bit USERCODE register and places it between the TDI and TDO pins,
      allowing the USERCODE to be serially shifted out of TDO.
      IDCODE
      Selects the IDCODE register and places it between TDI and TDO, allowing the
      IDCODE to be serially shifted out of TDO.
      ICR Instructions
      Used when configuring an APEX 20K device via the JTAG port with a MasterBlasterTM
      or ByteBlasterMVTM download cable, or when using a Jam File or Jam Byte-Code File
      via an embedded processor.
      SignalTap Instructions
      (1)
      Monitors internal device operation with the SignalTap embedded logic analyzer.
      相關PDF資料
      PDF描述
      EP20K400FI672-2 Field Programmable Gate Array (FPGA)
      EP20K100QC240-3ES Boost + VON Slice + VCOM; Temperature Range: -40&deg;C to 85&deg;C; Package: 24-QFN T&amp;R
      EP20K100QI208-1 Boost + LDO + VON Slice + VCOM; Temperature Range: -40&deg;C to 85&deg;C; Package: 24-QFN T&amp;R
      EP20K100QI208-1ES 4-Channel Integrated LCD Supply; Temperature Range: -25&deg;C to 85&deg;C; Package: 36-QFN
      EP20K100QI208-2 Field Programmable Gate Array (FPGA)
      相關代理商/技術參數(shù)
      參數(shù)描述
      EP20K400FI672-2 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
      EP20K400FI672-2ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
      EP20K400FI672-2V 功能描述:FPGA - 現(xiàn)場可編程門陣列 CPLD - APEX 20K 1664 Macros 502 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
      EP20K400FI672-3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
      EP20K400FI672-3ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
      發(fā)布緊急采購,3分鐘左右您將得到回復。

      采購需求

      (若只采購一條型號,填寫一行即可)

      發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進入我的后臺,查看報價

      發(fā)布成功!您可以繼續(xù)發(fā)布采購。也可以進入我的后臺,查看報價

      *型號 *數(shù)量 廠商 批號 封裝
      添加更多采購

      我的聯(lián)系方式

      *
      *
      *
      • VIP會員服務 |
      • 廣告服務 |
      • 付款方式 |
      • 聯(lián)系我們 |
      • 招聘銷售 |
      • 免責條款 |
      • 網(wǎng)站地圖

      感谢您访问我们的网站,您可能还对以下资源感兴趣:

      三级特黄60分钟在线观看,美女在线永久免费网站,边吃奶边摸下很爽视频,娇妻在厨房被朋友玩得呻吟`

    1. <big id="q927p"></big><strong id="q927p"></strong>