<td id="tsvfb"><tfoot id="tsvfb"></tfoot></td>
    <code id="tsvfb"><tbody id="tsvfb"></tbody></code>
  • <samp id="tsvfb"><label id="tsvfb"></label></samp>
    <table id="tsvfb"></table>
    參數(shù)資料
    型號(hào): EP20K100EQC240-1
    廠商: Altera
    文件頁數(shù): 23/117頁
    文件大?。?/td> 0K
    描述: IC APEX 20KE FPGA 100K 240-PQFP
    產(chǎn)品培訓(xùn)模塊: Three Reasons to Use FPGA's in Industrial Designs
    標(biāo)準(zhǔn)包裝: 24
    系列: APEX-20K®
    LAB/CLB數(shù): 416
    邏輯元件/單元數(shù): 4160
    RAM 位總計(jì): 53248
    輸入/輸出數(shù): 183
    門數(shù): 263000
    電源電壓: 1.71 V ~ 1.89 V
    安裝類型: 表面貼裝
    工作溫度: 0°C ~ 85°C
    封裝/外殼: 240-BFQFP
    供應(yīng)商設(shè)備封裝: 240-PQFP(32x32)
    其它名稱: 544-1863
    EP20K100EQC240-1-ND
    Altera Corporation
    13
    APEX 20K Programmable Logic Device Family Data Sheet
    Logic Element
    The LE, the smallest unit of logic in the APEX 20K architecture, is compact
    and provides efficient logic usage. Each LE contains a four-input LUT,
    which is a function generator that can quickly implement any function of
    four variables. In addition, each LE contains a programmable register and
    carry and cascade chains. Each LE drives the local interconnect, MegaLAB
    interconnect, and FastTrack Interconnect routing structures. See Figure 5.
    Figure 5. APEX 20K Logic Element
    Each LE’s programmable register can be configured for D, T, JK, or SR
    operation. The register’s clock and clear control signals can be driven by
    global signals, general-purpose I/O pins, or any internal logic. For
    combinatorial functions, the register is bypassed and the output of the
    LUT drives the outputs of the LE.
    labclk1
    labclk2
    labclr1
    labclr2
    Carry-In
    Clock &
    Clock Enable
    Select
    Carry-Out
    Look-Up
    Table
    (LUT)
    Carry
    Chain
    Cascade
    Chain
    Cascade-In
    Cascade-Out
    To FastTrack Interconnect,
    MegaLAB Interconnect,
    or Local Interconnect
    To FastTrack Interconnect,
    MegaLAB Interconnect,
    or Local Interconnect
    Programmable
    Register
    PRN
    CLRN
    DQ
    ENA
    Register Bypass
    Packed
    Register Select
    Chip-Wide
    Reset
    labclkena1
    labclkena2
    Synchronous
    Load & Clear
    Logic
    LAB-wide
    Synchronous
    Load
    LAB-wide
    Synchronous
    Clear
    Asynchronous
    Clear/Preset/
    Load Logic
    data1
    data2
    data3
    data4
    相關(guān)PDF資料
    PDF描述
    A1415A-VQ100I IC FPGA 1500 GATES 100-VQFP
    ACM40DTBI CONN EDGECARD 80POS R/A .156 SLD
    A1415A-VQG100I IC FPGA 1500 GATES 100-VQFP
    A42MX24-PQ160I IC FPGA MX SGL CHIP 36K 160-PQFP
    A42MX24-PQG160I IC FPGA MX SGL CHIP 36K 160-PQFP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    EP20K100EQC240-1ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
    EP20K100EQC240-1N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 CPLD - APEX 20K 416 Macro 183 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP20K100EQC240-1X 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 CPLD - APEX 20K 416 Macro 183 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP20K100EQC240-2 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門陣列 CPLD - APEX 20K 416 Macro 183 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP20K100EQC240-2ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA