Notes to tables: (1) All timing parameters are described in Tables 22" />
<tfoot id="carph"><delect id="carph"><small id="carph"></small></delect></tfoot>
<button id="carph"><input id="carph"></input></button><button id="carph"><input id="carph"></input></button>
  • 參數(shù)資料
    型號(hào): EP1K50FC484-2N
    廠商: Altera
    文件頁(yè)數(shù): 68/86頁(yè)
    文件大小: 0K
    描述: IC ACEX 1K FPGA 50K 484-FBGA
    產(chǎn)品培訓(xùn)模塊: Three Reasons to Use FPGA's in Industrial Designs
    標(biāo)準(zhǔn)包裝: 60
    系列: ACEX-1K®
    LAB/CLB數(shù): 360
    邏輯元件/單元數(shù): 2880
    RAM 位總計(jì): 40960
    輸入/輸出數(shù): 249
    門(mén)數(shù): 199000
    電源電壓: 2.375 V ~ 2.625 V
    安裝類型: 表面貼裝
    工作溫度: 0°C ~ 70°C
    封裝/外殼: 484-BGA
    供應(yīng)商設(shè)備封裝: 484-FBGA(23x23)
    70
    Altera Corporation
    ACEX 1K Programmable Logic Device Family Data Sheet
    Notes to tables:
    (1)
    All timing parameters are described in Tables 22 through 29 in this data sheet.
    (2)
    These parameters are specified by characterization.
    (3)
    This parameter is measured without the use of the ClockLock or ClockBoost circuits.
    (4)
    This parameter is measured with the use of the ClockLock or ClockBoost circuits.
    Tables 44 through 50 show EP1K50 device external timing parameters.
    Table 43. EP1K30 External Bidirectional Timing Parameters
    Symbol
    Speed Grade
    Unit
    -1
    -2
    -3
    Min
    Max
    Min
    Max
    Min
    Max
    tINSUBIDIR (3)
    2.8
    3.9
    5.2
    ns
    tINHBIDIR (3)
    0.0
    ns
    tINSUBIDIR (4)
    3.8
    4.9
    ns
    tINHBIDIR (4)
    0.0
    ns
    tOUTCOBIDIR (3)
    2.0
    4.9
    2.0
    5.9
    2.0
    7.6
    ns
    tXZBIDIR (3)
    6.1
    7.5
    9.7
    ns
    tZXBIDIR (3)
    6.1
    7.5
    9.7
    ns
    tOUTCOBIDIR (4)
    0.5
    3.9
    0.5
    4.9
    ns
    tXZBIDIR (4)
    5.1
    6.5
    ns
    tZXBIDIR (4)
    5.1
    6.5
    ns
    Table 44. EP1K50 Device LE Timing Microparameters (Part 1 of 2)
    Symbol
    Speed Grade
    Unit
    -1
    -2
    -3
    Min
    Max
    Min
    Max
    Min
    Max
    tLUT
    0.6
    0.8
    1.1
    ns
    tCLUT
    0.5
    0.6
    0.8
    ns
    tRLUT
    0.6
    0.7
    0.9
    ns
    tPACKED
    0.2
    0.3
    0.4
    ns
    tEN
    0.6
    0.7
    0.9
    ns
    tCICO
    0.1
    ns
    tCGEN
    0.4
    0.5
    0.6
    ns
    tCGENR
    0.1
    ns
    tCASC
    0.5
    0.8
    1.0
    ns
    tC
    0.5
    0.6
    0.8
    ns
    相關(guān)PDF資料
    PDF描述
    EP1K50FC484-2 IC ACEX 1K FPGA 50K 484-FBGA
    AFS250-PQ208 IC FPGA 2MB FLASH 250K 208PQFP
    ACC50DRES CONN EDGECARD 100PS .100 EYELET
    ABC50DRES CONN EDGECARD 100PS .100 EYELET
    AFS250-PQG208 IC FPGA 2MB FLASH 250K 208PQFP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    EP1K50FC484-2P 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
    EP1K50FC484-2X 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
    EP1K50FC484-3 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 FPGA - ACEX 1K 360 LABs 249 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP1K50FC484-3F 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
    EP1K50FC484-3N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 FPGA - ACEX 1K 360 LABs 249 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256