Notes: (1) Al" />
<rt id="99nsz"><delect id="99nsz"><small id="99nsz"></small></delect></rt>
<code id="99nsz"><tr id="99nsz"><noframes id="99nsz"><rt id="99nsz"></rt>
  • 參數(shù)資料
    型號(hào): EP1K50FC484-2N
    廠商: Altera
    文件頁(yè)數(shù): 2/86頁(yè)
    文件大?。?/td> 0K
    描述: IC ACEX 1K FPGA 50K 484-FBGA
    產(chǎn)品培訓(xùn)模塊: Three Reasons to Use FPGA's in Industrial Designs
    標(biāo)準(zhǔn)包裝: 60
    系列: ACEX-1K®
    LAB/CLB數(shù): 360
    邏輯元件/單元數(shù): 2880
    RAM 位總計(jì): 40960
    輸入/輸出數(shù): 249
    門(mén)數(shù): 199000
    電源電壓: 2.375 V ~ 2.625 V
    安裝類型: 表面貼裝
    工作溫度: 0°C ~ 70°C
    封裝/外殼: 484-BGA
    供應(yīng)商設(shè)備封裝: 484-FBGA(23x23)
    10
    Altera Corporation
    ACEX 1K Programmable Logic Device Family Data Sheet
    Figure 2. ACEX 1K Device in Dual-Port RAM Mode
    Notes:
    (1)
    All registers can be asynchronously cleared by EAB local interconnect signals, global signals, or the chip-wide reset.
    (2)
    EP1K10, EP1K30, and EP1K50 devices have 88 EAB local interconnect channels; EP1K100 devices have 104 EAB
    local interconnect channels.
    The EAB can use Altera megafunctions to implement dual-port RAM
    applications where both ports can read or write, as shown in Figure 3. The
    ACEX 1K EAB can also be used in a single-port mode (see Figure 4).
    Column Interconnect
    EAB Local
    Interconnect (2)
    Dedicated Clocks
    24
    D
    ENA
    Q
    D
    ENA
    Q
    D
    ENA
    Q
    D
    ENA
    Q
    D
    ENA
    Q
    data[ ]
    rdaddress[ ]
    wraddress[ ]
    RAM/ROM
    256
    × 16
    512
    × 8
    1,024
    × 4
    2,048
    × 2
    Data In
    Read Address
    Write Address
    Read Enable
    Write Enable
    Data Out
    4, 8, 16, 32
    outclocken
    inclocken
    inclock
    outclock
    D
    ENA
    Q
    Write
    Pulse
    Generator
    rden
    wren
    Multiplexers allow read
    address and read
    enable registers to be
    clocked by inclock or
    outclock signals.
    Row Interconnect
    4, 8
    Dedicated Inputs &
    Global Signals
    相關(guān)PDF資料
    PDF描述
    EP1K50FC484-2 IC ACEX 1K FPGA 50K 484-FBGA
    AFS250-PQ208 IC FPGA 2MB FLASH 250K 208PQFP
    ACC50DRES CONN EDGECARD 100PS .100 EYELET
    ABC50DRES CONN EDGECARD 100PS .100 EYELET
    AFS250-PQG208 IC FPGA 2MB FLASH 250K 208PQFP
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    EP1K50FC484-2P 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
    EP1K50FC484-2X 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
    EP1K50FC484-3 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 FPGA - ACEX 1K 360 LABs 249 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
    EP1K50FC484-3F 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
    EP1K50FC484-3N 功能描述:FPGA - 現(xiàn)場(chǎng)可編程門(mén)陣列 FPGA - ACEX 1K 360 LABs 249 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256