參數(shù)資料
型號(hào): ELANSC310
英文描述: Elan SC310 - Elan SC310 Single-Chip. 32-Bit. PC/AT Microcontroller
中文描述: 義隆SC310 -伊蘭SC310單芯片。 32位。的PC / AT單片機(jī)
文件頁(yè)數(shù): 53/119頁(yè)
文件大?。?/td> 1167K
代理商: ELANSC310
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)當(dāng)前第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)
lanSC310 Microcontroller Data Sheet
39
PREL IMINARY
one page is spread across both DRAM banks. Both
DRAM modes use standard Fast Page mode DRAMs.
The memory controller operation is synchronous with
respect to the CPU. This ensures maximum perfor-
mance for all transfers to local memory. The clock
stretching implemented by the clock generation cir-
cuitry works to reduce synchronous logic power con-
sumption.
As shown in Table 12, the two DRAM operating modes
are defined by the MOD field in the Memory Configura-
tion Register, Index 66h, bit 0.
The lanSC310 microcontroller defaults to a DRAM in-
terface. The SRAM mode is selected via bit 0 of the
Miscellaneous 6 Register Index 70h. The memory con-
troller provides for a direct connection of two 16-bit
banks supporting up to 16 Mbyte of DRAM, utilizing in-
dustry standard modules. The lanSC310 microcon-
troller shares the DRAM address lines MA0–MA11 with
the upper system address lines SA12–SA23 to reduce
pin count. This signal sharing is shown in Table 13.
The lanSC310 microcontroller also shares the DRAM
data bus with the system data bus on the D15–D0 pins.
In a typical system, an SD bus is created with an exter-
nal x 16 bit buffer or level translator to isolate the
DRAM data bus from the rest of the system. Refer to
the Typical System Block Diagram, Figure 7 on page
55 of this data sheet. The DRAM configurations are
supported as shown in Table 14. The bank size infor-
mation in the table also applies when system memory
is configured as SRAM; however, SRAM uses a differ-
ent addressing scheme than DRAM and shares the
same address lines as the ISA bus. Chapter 2 in the
lanTMSC310 Microcontroller Programmer’s Refer-
ence Manual, order #20665, contains more informa-
tion. Note that the configurations that use 512 Kbyte x
8 bit and 1 Mbyte x 16 bit DRAMs employ asymmetrical
addressing. Table 15 and Table 16 show the relation-
ship of the CPU address mapped to the DRAM mem-
ory.
Notes:
1. SRAM configuration is supported. Bit 7 of Index Register B4h must be cleared. Setting MS2–MS0 of Index 66h as specified in
the table selects the SRAM bank sizes.
See Table 15 and Table 16 for the DRAM address multiplexing schemes for normal page mode and Enhanced Page mode, re-
spectively.
Table 12.
DRAM Mode Selection
MOD0 (Index 66h, bit 0)
Function
0
Page mode
1
Enhanced Page mode
Table 13.
MA and SA Signal Pin Sharing
System Address
DRAM Memory Address
SA23–SA14
MA9–MA0
SA13
MA10
SA12
MA11
Table 14.
Supported DRAM/SRAM Configuration
Bank Sizes
(16-Bit Wide Only)
Index B1h
Index
B4h
Index Reg. 66h
Total DRAM/SRAM
Size
Bank 0 DRAMs
Bank 1 DRAMs
Bit 7
Bit 6
Bit 7
MS2
Bit 4
MS1
Bit 3
MS0
Bit 2
512 Kbyte
4 256K x 4 bits
0
1
x
512 Kbyte
1 256K x 16 bits
0
1
x
1 Mbyte
4 256 K x 4 bits
0
1
x
1 Mbyte
1 256K x 16 bits
1 256K x 4 bits
0
1
x
1 Mbyte1
2 512 K x 8 bits
x
0001
2 Mbyte1
2 512 K x 8 bits
x
0010
2 Mbyte1
4 1 Mbyte x 4 bits
x
0011
2 Mbyte
1 1 Mbyte x 16 bits
1
0
1
x
4 Mbyte1
4 1 Mbyte x 4 bits,
4 1 M
byte x 4 bits
x
0100
4 Mbyte
1 1 Mbyte x 16 bits
1 1 M
byte x 16 bits
111
x
8 Mbyte1
4 4 M
byte x 4 bits
x
0101
16 Mbyte1
4 4 M
byte x 4 bits
4 4 M
byte x 4 bits
x
0110
相關(guān)PDF資料
PDF描述
ELANSC410 Single Synchronous Buck Pulse-Width Modulation (PWM) Controller; Temperature Range: 0&degC to 70°C; Package: 16-QFN
ELH0032G Fast Operational Amplifier
ELH0033G Fast Buffer Amplifier
ELH0101CK Dual Regulator-Standard Buck PWM and Linear Power Controller; Temperature Range: 0&degC to 70°C; Package: 8-SOIC T&R
ELH0101ACK Single Synchronous Buck Pulse-Width Modulation (PWM) Controller; Temperature Range: -40°C to 85°C; Package: 16-QFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ELANSC310-25 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:Single-Chip, 32-Bit, PC/AT Microcontroller
ELANSC310-25KC 制造商:ADVANCED MICRO DEVICES,INC 功能描述:
ELANSC310-25KI 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:Single-Chip, 32-Bit, PC/AT Microcontroller
ELANSC310-25VC 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Advanced Micro Devices 功能描述: 制造商:AMD 功能描述:
ELANSC310-33 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:Single-Chip, 32-Bit, PC/AT Microcontroller