參數(shù)資料
型號: EDS1232AASE-60L-E
廠商: ELPIDA MEMORY INC
元件分類: DRAM
英文描述: Circular Connector; No. of Contacts:6; Series:; Body Material:Aluminum Alloy; Connecting Termination:Solder; Connector Shell Size:20; Circular Contact Gender:Socket; Circular Shell Style:Cable Receptacle; Insert Arrangement:20-17 RoHS Compliant: No
中文描述: 4M X 32 SYNCHRONOUS DRAM, 5.4 ns, PBGA90
封裝: ROHS COMPLIANT, FBGA-90
文件頁數(shù): 42/55頁
文件大?。?/td> 564K
代理商: EDS1232AASE-60L-E
EDS1232CABB, EDS1232CATA
Preliminary Data Sheet E0247E40 (Ver. 4.0)
42
DQM Control
The DQM mask the DQ data. The UDQM and LDQM mask the upper and lower bytes of the DQ data, respectively.
The timing of UDQM/LDQM is different during reading and writing.
Reading
When data is read, the output buffer can be controlled by DQM. By setting DQM to Low, the output buffer becomes
Low-Z, enabling data output. By setting DQM to High, the output buffer becomes High-Z, and the corresponding
data is not output. However, internal reading operations continue. The latency of DQM during reading is 2 clocks.
Writing
Input data can be masked by DQM. By setting DQM to Low, data can be written. In addition, when DQM is set to
High, the corresponding data is not written, and the previous data is held. The latency of DQM during writing is 0
clock.
CLK
DQ
out 0
out 1
lDOD = 2 Latency
out 3
DQM
High-Z
Reading
CLK
DQ
in 0
in 1
lDID = 0 Latency
in 3
DQM
Writing
相關(guān)PDF資料
PDF描述
EDS1232AASE-75-E ER 6C 3#16 3#8 SKT RECP
EDS1232AASE-75L-E ER 2C 2#8 SKT RECP LINE
EDS1232CABB-1AL-E 128M bits SDRAM
EDS1232AABB-75L-E 128M bits SDRAM
EDS1232CABB-75L-E 128M bits SDRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EDS1232AASE-75-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:128M bits SDRAM (4M words x 32 bits)
EDS1232AASE-75L-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:128M bits SDRAM (4M words x 32 bits)
EDS1232AATA 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:128M bits SDRAM
EDS1232AATA-60 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:128M bits SDRAM (4M words x 32 bits)
EDS1232AATA-60-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:128M bits SDRAM (4M words x 32 bits)