參數(shù)資料
型號: EDD2508AETA-6B-E
廠商: ELPIDA MEMORY INC
元件分類: DRAM
英文描述: 256M bits DDR SDRAM
中文描述: 32M X 8 DDR DRAM, 0.7 ns, PDSO66
封裝: ROHS COMPLIANT, PLASTIC, TSOP2-66
文件頁數(shù): 24/52頁
文件大?。?/td> 492K
代理商: EDD2508AETA-6B-E
EDD2508AETA, EDD2516AETA
Data Sheet E0859E50 (Ver. 5.0)
24
Operation of the DDR SDRAM
Power-up Sequence
(1) Apply power and maintain CKE at an LVCMOS low state (all other inputs are undefined).
Apply VDD before or at the same time as VDDQ.
Apply VDDQ before or at the same time as VTT and VREF.
(2) Start clock and maintain stable condition for a minimum of 200 μs.
(3) After the minimum 200 μs of stable power and clock (CK, /CK), apply NOP and take CKE high.
(4) Issue precharge all command for the device.
(5) Issue EMRS to enable DLL.
(6) Issue a mode register set command (MRS) for "DLL reset" with bit A8 set to high (An additional 200 cycles of
clock input is required to lock the DLL after every DLL reset).
(7) Issue precharge all command for the device.
(8) Issue 2 or more auto-refresh commands.
(9) Issue a mode register set command to initialize device operation with bit A8 set to low in order to avoid resetting
the DLL.
Command
EMRS
PALL
MRS
REF
2 cycles (min.)
2 cycles (min.)
200 cycles (min)
2 cycles (min.)
2 cycles (min.)
t
RP
t
RFC
t
RFC
PALL
MRS
REF
coAny
DLL enable
DLL reset with A8 = High
CK
/CK
(4)
(5)
(6)
(7)
(8)
(9)
Disable DLL reset with A8 = Low
Power-up Sequence after CKE Goes High
相關(guān)PDF資料
PDF描述
EDD2508AETA-7A-E 256M bits DDR SDRAM
EDD2508AETA-7B-E 256M bits DDR SDRAM
EDD2516AETA 256M bits DDR SDRAM
EDD2516AETA-5B-E 256M bits DDR SDRAM
EDD2516AETA-5C-E 256M bits DDR SDRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EDD2508AETA-7A-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:256M bits DDR SDRAM
EDD2508AETA-7B-E 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:256M bits DDR SDRAM
EDD2508AJTA 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:256M bits DDR SDRAM
EDD2508AJTA-6B 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:256M bits DDR SDRAM
EDD2508AJTA-7A 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:256M bits DDR SDRAM