參數(shù)資料
型號(hào): CY28370
英文描述: Clocks and Buffers
中文描述: 時(shí)鐘和緩沖器
文件頁(yè)數(shù): 5/17頁(yè)
文件大?。?/td> 240K
代理商: CY28370
CY28312B-2
Document #: 38-07596 Rev. **
Page 5 of 17
CY28312B-2 Serial Configuration Map
The serial bits will be read by the clock driver in the following
order:
Byte 0–Bits 7, 6, 5, 4, 3, 2, 1, 0
Byte 1–Bits 7, 6, 5, 4, 3, 2, 1, 0
Byte N–Bits 7, 6, 5, 4, 3, 2, 1, 0
All unused register bits (reserved and N/A) should be written
to a “0” level.
All register bits labeled “Initialize to 0” must be written to zero
during initialization.
29
Acknowledge from slave
Data byte from slave – 8 bits
Not Acknowledge
Stop
30:37
38
39
Table 3. Byte Read and Byte Write Protocol
(continued)
Byte Write Protocol
Byte Read Protocol
Bit
Description
Bit
Description
Byte 0: Control Register 0
Bit
Pin#
Name
Default
0
Description
Bit 7
Spread Enable
0 = Disabled
1 = Enabled
‘000’ = ±0.25%
‘001’ = –0.5%
‘010’ = ±0.5%
‘011’ = ±0.38%
‘100’ = Reserved
‘101’ = Reserved
‘110’ = Reserved
‘111’ = Reserved
SW Frequency selection bits. See
Table 4
.
Bit 6
Bit 5
Bit 4
Spread Select2
Spread Select1
Spread Select0
0
0
0
Bit 3
Bit 2
Bit 1
Bit 0
SEL3
SEL2
SEL1
SEL0
0
0
0
0
Byte 1: Control Register 1
Bit
Pin#
42, 41
39, 38
Name
Default
1
1
Description
Bit 7
Bit 6
CPUT0, CPUC0
CPUT_CS,
CPUC_CS
48MHz
24_48MHz
Reserved
AGP2
AGP1
AGP0
(Active/Inactive)
(Active/Inactive)
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
6
7
28
27
26
1
1
0
1
1
1
(Active/Inactive)
(Active/Inactive)
Reserved
(Active/Inactive)
(Active/Inactive)
(Active/Inactive)
Byte 2: Control Register 2
Bit
Pin#
20
18
17
16
14
Name
Default
1
1
1
1
1
Description
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
PCI7
PCI6
PCI5
PCI4
PCI3
(Active/Inactive)
(Active/Inactive)
(Active/Inactive)
(Active/Inactive)
(Active/Inactive)
相關(guān)PDF資料
PDF描述
CY28373 Clocks and Buffers
CY28405-2 Clocks and Buffers
CY28405-3 Clocks and Buffers
CY28412 Clocks and Buffers
CY28419 Clocks and Buffers
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CY28372 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:SiS 746 AMD Athlon⑩/AMD Duron⑩ Clock Synthesizer
CY28372OC 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:SiS 746 AMD Athlon⑩/AMD Duron⑩ Clock Synthesizer
CY28372OCT 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:SiS 746 AMD Athlon⑩/AMD Duron⑩ Clock Synthesizer
CY28372OXC 功能描述:IC CLOCK SYNTHESIZER 48-SSOP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 產(chǎn)品變化通告:Product Discontinuation 04/May/2011 標(biāo)準(zhǔn)包裝:96 系列:- 類型:時(shí)鐘倍頻器,零延遲緩沖器 PLL:帶旁路 輸入:LVTTL 輸出:LVTTL 電路數(shù):1 比率 - 輸入:輸出:1:8 差分 - 輸入:輸出:無(wú)/無(wú) 頻率 - 最大:133.3MHz 除法器/乘法器:是/無(wú) 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:管件 其它名稱:23S08-5HPGG
CY28372OXCT 功能描述:IC CLOCK SYNTHESIZER 48-SSOP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 產(chǎn)品變化通告:Product Discontinuation 04/May/2011 標(biāo)準(zhǔn)包裝:96 系列:- 類型:時(shí)鐘倍頻器,零延遲緩沖器 PLL:帶旁路 輸入:LVTTL 輸出:LVTTL 電路數(shù):1 比率 - 輸入:輸出:1:8 差分 - 輸入:輸出:無(wú)/無(wú) 頻率 - 最大:133.3MHz 除法器/乘法器:是/無(wú) 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:管件 其它名稱:23S08-5HPGG