參數(shù)資料
    型號: CS61884-IRZ
    廠商: Cirrus Logic Inc
    文件頁數(shù): 21/72頁
    文件大?。?/td> 0K
    描述: IC LN INTERF T1/E1/J1 160-LFBGA
    標(biāo)準(zhǔn)包裝: 126
    功能: 線路接口單元(LIU)
    接口: E1,J1,T1
    電路數(shù): 8
    電源電壓: 3.14 V ~ 3.47 V
    功率(瓦特): 1.73W
    工作溫度: -40°C ~ 85°C
    安裝類型: 表面貼裝
    封裝/外殼: 160-LFBGA
    供應(yīng)商設(shè)備封裝: 160-TFGBA(13x13)
    包裝: 散裝
    包括: AMI 編碼器和解碼器,B8ZS 編碼器和解碼器,HDB3 編碼器和解碼器,LOS 檢測
    產(chǎn)品目錄頁面: 759 (CN2011-ZH PDF)
    其它名稱: 598-1717
    CS61884
    28
    DS485F3
    During host mode operation, LOS is reported in the
    LOS Status Monitor Register. Both the LOS pins
    and the register bits reflect LOS status in host mode
    operation. The LOS pins and status bits are set high
    (indicating loss of signal) during reset, power-up,
    or channel powered-down.
    10.6 Alarm Indication Signal (AIS)
    The CS61884 detects all ones alarm condition per
    the relevant ANSI, ITU, and ETSI specifications.
    In general, AIS is indicated when the one’s density
    of the receive signal exceeds that dictated by the
    relevant specification. This feature is only avail-
    able in host mode (Refer to LOS/AIS Mode En-
    ANSI T1.231 AIS (T1/J1 Mode) - The AIS condi-
    tion is declared when less than 9 zeros are received
    within a sliding window of 8192 bits. This corre-
    sponds to a ones density of 99.9% over a period of
    5.3 ms. The AIS condition is cleared when nine or
    more zeros are detected in a sliding window of
    8192 bits.
    ITU G.775 AIS (E1 Mode) - The AIS condition is
    declared when less than 3 zeros are received within
    two consecutive 512 bit windows. The AIS condi-
    tion is cleared when 3 or more zeros are received in
    two consecutive 512 bit windows.
    ETSI 300 233 (E1 Mode) - The AIS condition is
    declared when less than 3 zeros are received in a
    512 bit window. The AIS condition is cleared when
    a 512 bit window is received containing 3 or more
    zeros.
    11. JITTER ATTENUATOR
    The CS61884 internal jitter attenuators can be
    switched into either the receive or transmit paths.
    Alternatively, it can be removed from both paths to
    reduce the propagation delay.
    During Hardware mode operation, the location of
    the jitter attenuator for all eight channels are con-
    trolled by the JASEL pin (Refer to Table 6 for pin
    configurations). The jitter attenuator’s FIFO length
    and corner frequency, can not be changed in hard-
    ware mode. The FIFO length and corner frequency
    are set to 32 bits and 1.25Hz for the E1 operational
    modes and to 32 bits and 3.78Hz in the T1/J1 oper-
    ational modes.
    During host mode operation, the location of the jit-
    ter attenuator for all eight channels are set by bits 0
    TROL REGISTER (0Fh) also configures the jitter
    attenuator’s FIFO length (bit 3) and corner fre-
    quency (bit 2).
    The attenuator consists of a 64-bit FIFO, a narrow-
    band monolithic PLL, and control logic. The jitter
    attenuator requires no external crystal. Signal jitter
    is absorbed in the FIFO which is designed to nei-
    ther overflow nor underflow.
    If overflow or underflow is imminent, the jitter
    transfer function is altered to ensure that no bit-er-
    rors occur. A configuration option is provided to
    reduce the jitter attenuator FIFO length from 64
    bits to 32 bits in order to reduce propagation delay.
    The jitter attenuator -3 dB knee frequency depends
    on the settings of the Jitter Attenuator FIFO length
    and the Jitter Attenuator Corner Frequency bits 2
    Section 14.16 on page 38)). Setting the lowest cor-
    ner frequency guarantees jitter attenuation compli-
    ance to European specifications TBR 12/13 and
    ETSI ETS 300 011 in E1 mode. The jitter attenua-
    tor is also compliant with ITU-T G.735, G.742,
    G.783 and AT&T Pub. 62411 (Refer to Figure 19
    Table 6. Jitter Attenuator Configurations
    PIN STATE
    JITTER ATTENUATOR POSITON
    LOW
    Transmit Path
    HIGH
    Receive Path
    OPEN
    Disabled
    相關(guān)PDF資料
    PDF描述
    CS8130-CS IC IR TRANSCEIVER 2-5V 20-SSOP
    CS8190EDWF20G IC TACH/SPEEDO DRVR PREC 20SOICW
    CS8191XNF16 IC DRVR AIRCORE TACH/SPEED 16DIP
    CS82C5296 IC UART/BRG 5V 16MHZ 28-PLCC
    CS82C59A-1296 IC CTRL INTERRUPT 12.5MHZ 28PLCC
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    CS61884-IRZR 功能描述:網(wǎng)絡(luò)控制器與處理器 IC IC Octal T1/E1/J1 Line Interface Unit RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
    CS6193-000 功能描述:多芯電纜 RoHS:否 制造商:Alpha Wire 導(dǎo)體數(shù)量:3 線規(guī) - 美國線規(guī)(AWG):16 絞合:19 x 29 屏蔽:Shielded 長度:100 ft 電壓額定值:600 V 外殼材料:Polytetrafluoroethylene (PTFE) 絕緣材料:Polytetrafluoroethylene (PTFE) 類型:Communication and Control
    CS61N 功能描述:CM SCREWDRIVER,6IN1,INTERCHANGEA 制造商:apex tool group 系列:* 零件狀態(tài):在售 標(biāo)準(zhǔn)包裝:1
    CS62 制造商:Thomas & Betts 功能描述:Cable Accessories Compression Splice Aluminum
    CS6-20 制造商:SUPERWORLD 制造商全稱:Superworld Electronics 功能描述:POWER TRANSFORMER