參數(shù)資料
型號(hào): CLA78000GCP196
英文描述: ASIC
中文描述: 專用集成電路
文件頁(yè)數(shù): 9/17頁(yè)
文件大小: 243K
代理商: CLA78000GCP196
SRB8
SRB8A
SRC8
SRD4
SRE4
2 bit PISO shift register with clear
2 bit PISO shift register without clear
8 bit PISO shift register with clear
8 bit SIPO shift register with clear
4 bit PIPO shift register with JKbar
input
8 bit shift and store register with
tristate outputs
4 bit bidirectional universal shift
register
4 bit parallel access shift register
5 bit shift register
SRF8
SRG4
SRJ4
SRK5
PROCESS MONITOR
PERF
Performance monitor
BIST *
RGBIT
RGTBIT
RGDIAG
RGCTL
RGHOLD
Test register (one bit)
Test register (one monitor bit)
Diagnostic control unit
Test register controller
Test register hold circuitry
* (early built in self test cells) see CLA7BIST Library
CLA70000 PARACELL LIBRARY
MEMORY CELLS
RBRAM
RAM
MAX 16384 bits per block
WORDS 2:128, bits 1:128 (min:max)
ROM MAX 65536 bits per block
WORDS 2:2048, bits 2:64 (min:max)
ROROM
DRL7
BCD to 7 segment decoder/driver
ENCODERS
ENA8T3
ENB10T4
8 line to 3 line priority encoder
10 line to 4 line priority encode
FLIP-FLOP
FFA8
FFB6
FFC4
8 bit bistable latches
6 bit D-type flip-flop with clear
4 bit D-type flip-flop with clear &
complimentary outputs
Octal D-type flip-flop with clear
FFD8
ALU/FUNCTIONAL GENERATOR
FGA5
4 bit ALU/function generator
ADDERS
MCA4
4 bit magnitude comparators
MULTIPLIERS
MLA10
Decade rate multiplier
MLB4X4
4 by 4 binary multiplier with tristate
outputs
MLW7
7 bit Wallace trees with tristate
outputs
MULTIPLEXERS
MXA8T1
8 line to 1 line data selector /
multiplexer
Dual 4 line to 1 line data selector /
multiplexers
Dual 4 line to 1 line data selector /
multiplexer with inverted tristate
outputs
Quad 2 to 1 data selector / multiplexers
Quad 2 to 1 selector (inverted outputs)
4 to 1 multiplexor with strobe
4 to 1 multiplexor with strobe
2 to 1 multiplexeor with storage
MXB4T1
MXB4T1A
MXC2T1
MXC2T1A
MXD4T1
MXE4T1
MXF2T1
PARITY GENERATOR
PGA9
9 bit odd/even parity
generator/checker
SHIFT REGISTERS
SRA2
SRA4
SRA8
SRA8A
SRB2
SRB4
2 bit POS shift register with clear
4 bit POS shift register with clear
8 bit SIPO shift register with clear
8 bit SIPO shift register without clear
2 bit PISO shift register with clear
4 bit PISO shift register with clear
相關(guān)PDF資料
PDF描述
CLA78000GCP256 ASIC
CLA70000 ASIC
CLA74000 ASIC
CLA76000 ASIC
CLA77000 ASIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CLA78000GCP256 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC
CLA80000-SERIES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC
CLA80E1200HF 功能描述:SCR模塊 High Efficiency Single Thryistor RoHS:否 制造商:Vishay Semiconductors 開(kāi)啟狀態(tài) RMS 電流 (It RMS):260 A 不重復(fù)通態(tài)電流:4000 A 最大轉(zhuǎn)折電流 IBO:4200 A 額定重復(fù)關(guān)閉狀態(tài)電壓 VDRM:1.6 kV 關(guān)閉狀態(tài)漏泄電流(在 VDRM IDRM 下):20 mA 開(kāi)啟狀態(tài)電壓:1.43 V 保持電流(Ih 最大值): 柵觸發(fā)電壓 (Vgt): 柵觸發(fā)電流 (Igt): 最大工作溫度:+ 150 C 安裝風(fēng)格:Chassis 封裝 / 箱體:INT-A-PAK
CLA80MT1200NHB 功能描述:THYRISTOR PHASE TO247-3 制造商:ixys 系列:DT-Triac? 包裝:管件 零件狀態(tài):有效 三端雙向可控硅類型:標(biāo)準(zhǔn) 電壓 - 斷態(tài):1200V(1.2kV) 電流 - 通態(tài)(It(RMS))(最大值):88A 電壓 - 柵極觸發(fā)(Vgt)(最大值):1.7V 電流 - 不重復(fù)浪涌 50,60Hz(Itsm):480A,520A 電流 - 柵極觸發(fā)(Igt)(最大值):70mA 電流 - 保持(Ih)(最大值):70mA 配置:單一 安裝類型:通孔 封裝/外殼:TO-247-3 供應(yīng)商器件封裝:TO-247-3 標(biāo)準(zhǔn)包裝:30
CLA80MT1200NHR 功能描述:THYRISTOR PHASE ISO247 制造商:ixys 系列:DT-Triac? 包裝:管件 零件狀態(tài):有效 三端雙向可控硅類型:標(biāo)準(zhǔn) 電壓 - 斷態(tài):1200V(1.2kV) 電流 - 通態(tài)(It(RMS))(最大值):88A 電壓 - 柵極觸發(fā)(Vgt)(最大值):1.7V 電流 - 不重復(fù)浪涌 50,60Hz(Itsm):480A,520A 電流 - 柵極觸發(fā)(Igt)(最大值):70mA 電流 - 保持(Ih)(最大值):70mA 配置:單一 安裝類型:通孔 封裝/外殼:TO-247-3 供應(yīng)商器件封裝:ISO247 標(biāo)準(zhǔn)包裝:30