ProASICPLUS Flash Family FPGAs v5.9 2-9 The TAP controller receives two control " />
參數(shù)資料
型號: APA600-CQ352B
廠商: Microsemi SoC
文件頁數(shù): 90/178頁
文件大?。?/td> 0K
描述: IC FPGA PROASIC+ 600K 352-CQFP
標準包裝: 1
系列: ProASICPLUS
RAM 位總計: 129024
輸入/輸出數(shù): 248
門數(shù): 600000
電源電壓: 2.3 V ~ 2.7 V
安裝類型: 表面貼裝
封裝/外殼: 352-BFCQFP,帶拉桿
供應(yīng)商設(shè)備封裝: 352-CQFP(75x75)
ProASICPLUS Flash Family FPGAs
v5.9
2-9
The TAP controller receives two control inputs (TMS and
TCK) and generates control and clock signals for the rest
of the test logic architecture. On power-up, the TAP
controller enters the Test-Logic-Reset state. To guarantee
a reset of the controller from any of the possible states,
TMS must remain high for five TCK cycles. The TRST pin
may also be used to asynchronously place the TAP
controller in the Test-Logic-Reset state.
ProASICPLUS devices support three types of test data
registers: bypass, device identification, and boundary
scan. The bypass register is selected when no other
register needs to be accessed in a device. This speeds up
test data transfer to other devices in a test data path.
The 32-bit device identification register is a shift register
with four fields (lowest significant byte (LSB), ID number,
part number and version). The boundary-scan register
observes and controls the state of each I/O pin.
Each I/O cell has three boundary-scan register cells, each
with a serial-in, serial-out, parallel-in, and parallel-out
pin. The serial pins are used to serially connect all the
boundary-scan register cells in a device into a boundary-
scan register chain, which starts at the TDI pin and ends
at the TDO pin. The parallel ports are connected to the
internal core logic tile and the input, output, and control
ports of an I/O buffer to capture and load data into the
register to control or observe the logic state of each I/O.
Figure 2-10 TAP Controller State Diagram
Test-Logic
Reset
Run-Test/
Idle
Select-DR-
Scan
Capture-DR
Shift-DR
Exit-DR
Pause-DR
Exit2-DR
Update-DR
Select-IR-
Scan
Capture-IR
Shift-IR
Exit-IR
Pause-IR
Exit2-IR
Update-IR
1
0
1
0
00
1
00
1
0
1
0
相關(guān)PDF資料
PDF描述
24C01CT-I/MS IC EEPROM 1KBIT 400KHZ 8MSOP
EP1S80F1020C7 IC STRATIX FPGA 80K LE 1020-FBGA
A54SX32-CQ256B IC FPGA SX 48K GATES 256-CQFP
24LC014T-I/ST IC EEPROM 1KBIT 400KHZ 8TSSOP
EP4SE230F29C3N IC STRATIX IV E 230K 780FBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
APA600-CQ352M 制造商:Microsemi Corporation 功能描述:FPGA PROASICPLUS 600K GATES 180MHZ 0.22UM 2.5V 352CQFP - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA 248 I/O 352CQFP
APA600-CQB 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA600-CQES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA600-CQGB 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA600-CQGES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs