ProASICPLUS Flash Family FPGAs 2- 62 v5.9 Asynchronous Write and Synchronous Rea" />
參數(shù)資料
型號: APA150-TQ100A
廠商: Microsemi SoC
文件頁數(shù): 149/178頁
文件大小: 0K
描述: IC FPGA PROASIC+ 150K 100-TQFP
標準包裝: 90
系列: ProASICPLUS
RAM 位總計: 36864
輸入/輸出數(shù): 66
門數(shù): 150000
電源電壓: 2.375 V ~ 2.625 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 125°C
封裝/外殼: 100-LQFP
供應商設備封裝: 100-TQFP(14x14)
ProASICPLUS Flash Family FPGAs
2- 62
v5.9
Asynchronous Write and Synchronous Read to the Same Location
Note: *New data is read if WB
occurs before setup time. The stored data is read if WB occurs after hold time. The plot shows the
normal operation status.
Figure 2-35 Asynchronous Write and Synchronous Read to the Same Location
Table 2-59 TJ = 0°C to 110°C; VDD = 2.3 V to 2.7 V for Commercial/Industrial
TJ = –55°C to 150°C, VDD = 2.3 V to 2.7 V for Military/MIL-STD-883
Symbol txxx
Description
Min.
Max.
Units
Notes
CCYC
Cycle time
7.5
ns
CMH
Clock high phase
3.0
ns
CML
Clock low phase
3.0
ns
WBRCLKS
WB
↓ to RCLKS ↑ setup time
0.1
ns
WBRCLKH
WB
↓ to RCLKS ↑ hold time
7.0
ns
OCH
Old DO valid from RCLKS
3.0
ns
OCA/OCH
displayed
for
Access Timed Output
OCA
New DO valid from RCLKS
7.5
ns
DWRRCLKS
DI to RCLKS
↑ setup time
0
ns
DWRH
DI to WB
↑ hold time
1.5
ns
Notes:
1. This behavior is valid for Access Timed Output and Pipelined Mode Output. The table shows the timings of an Access Timed Output.
2. In asynchronous write and synchronous read access to the same location, the new write data will be read out if the active write
signal edge occurs before or at the same time as the active read clock edge. If WB changes to low after hold time, the data will be
read.
3. A setup or hold time violation will result in unknown output data.
WB = {WRB + WBLKB}
RCLKS
DO
t
BRCLKH
New Data*
Last Cycle Data
t
WRCKS
t
OCH
t
OCA
DI
t
DWRRCLK
t
DWRH
t
CCYC
t
CMH
t
CML
相關PDF資料
PDF描述
ABM44DSES-S243 CONN EDGECARD 88POS .156 EYELET
EPF10K10QI208-4 IC FLEX 10K FPGA 10K 208-PQFP
ABM43DTBN-S189 CONN EDGECARD 86POS R/A .156 SLD
A40MX02-3PLG44I IC FPGA MX SGL CHIP 3K 44-PLCC
ABM43DTBH-S189 CONN EDGECARD 86POS R/A .156 SLD
相關代理商/技術參數(shù)
參數(shù)描述
APA150-TQ100I 功能描述:IC FPGA PROASIC+ 150K 100-TQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASICPLUS 標準包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應商設備封裝:256-FPBGA(17x17)
APA150-TQ896A 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:Automotive-Grade ProASIC Flash Family FPGAs
APA150-TQB 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA150-TQES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:ProASIC Flash Family FPGAs
APA150-TQG100 功能描述:IC FPGA PROASIC+ 150K 100-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:ProASICPLUS 標準包裝:90 系列:ProASIC3 LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:36864 輸入/輸出數(shù):157 門數(shù):250000 電源電壓:1.425 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 125°C 封裝/外殼:256-LBGA 供應商設備封裝:256-FPBGA(17x17)